44x_spd_ddr.c 31 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252
  1. /*
  2. * cpu/ppc4xx/44x_spd_ddr.c
  3. * This SPD DDR detection code supports IBM/AMCC PPC44x cpu with a
  4. * DDR controller. Those are 440GP/GX/EP/GR.
  5. *
  6. * (C) Copyright 2001
  7. * Bill Hunter, Wave 7 Optics, williamhunter@attbi.com
  8. *
  9. * Based on code by:
  10. *
  11. * Kenneth Johansson ,Ericsson AB.
  12. * kenneth.johansson@etx.ericsson.se
  13. *
  14. * hacked up by bill hunter. fixed so we could run before
  15. * serial_init and console_init. previous version avoided this by
  16. * running out of cache memory during serial/console init, then running
  17. * this code later.
  18. *
  19. * (C) Copyright 2002
  20. * Jun Gu, Artesyn Technology, jung@artesyncp.com
  21. * Support for AMCC 440 based on OpenBIOS draminit.c from IBM.
  22. *
  23. * (C) Copyright 2005-2007
  24. * Stefan Roese, DENX Software Engineering, sr@denx.de.
  25. *
  26. * See file CREDITS for list of people who contributed to this
  27. * project.
  28. *
  29. * This program is free software; you can redistribute it and/or
  30. * modify it under the terms of the GNU General Public License as
  31. * published by the Free Software Foundation; either version 2 of
  32. * the License, or (at your option) any later version.
  33. *
  34. * This program is distributed in the hope that it will be useful,
  35. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  36. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  37. * GNU General Public License for more details.
  38. *
  39. * You should have received a copy of the GNU General Public License
  40. * along with this program; if not, write to the Free Software
  41. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  42. * MA 02111-1307 USA
  43. */
  44. /* define DEBUG for debugging output (obviously ;-)) */
  45. #if 0
  46. #define DEBUG
  47. #endif
  48. #include <common.h>
  49. #include <asm/processor.h>
  50. #include <i2c.h>
  51. #include <ppc4xx.h>
  52. #include <asm/mmu.h>
  53. #include "ecc.h"
  54. #if defined(CONFIG_SPD_EEPROM) && \
  55. (defined(CONFIG_440GP) || defined(CONFIG_440GX) || \
  56. defined(CONFIG_440EP) || defined(CONFIG_440GR))
  57. /*
  58. * Set default values
  59. */
  60. #ifndef CONFIG_SYS_I2C_SPEED
  61. #define CONFIG_SYS_I2C_SPEED 50000
  62. #endif
  63. #ifndef CONFIG_SYS_I2C_SLAVE
  64. #define CONFIG_SYS_I2C_SLAVE 0xFE
  65. #endif
  66. #define ONE_BILLION 1000000000
  67. /*
  68. * Board-specific Platform code can reimplement spd_ddr_init_hang () if needed
  69. */
  70. void __spd_ddr_init_hang (void)
  71. {
  72. hang ();
  73. }
  74. void spd_ddr_init_hang (void) __attribute__((weak, alias("__spd_ddr_init_hang")));
  75. /*-----------------------------------------------------------------------------+
  76. | General Definition
  77. +-----------------------------------------------------------------------------*/
  78. #define DEFAULT_SPD_ADDR1 0x53
  79. #define DEFAULT_SPD_ADDR2 0x52
  80. #define MAXBANKS 4 /* at most 4 dimm banks */
  81. #define MAX_SPD_BYTES 256
  82. #define NUMHALFCYCLES 4
  83. #define NUMMEMTESTS 8
  84. #define NUMMEMWORDS 8
  85. #define MAXBXCR 4
  86. #define TRUE 1
  87. #define FALSE 0
  88. /*
  89. * This DDR2 setup code can dynamically setup the TLB entries for the DDR2 memory
  90. * region. Right now the cache should still be disabled in U-Boot because of the
  91. * EMAC driver, that need it's buffer descriptor to be located in non cached
  92. * memory.
  93. *
  94. * If at some time this restriction doesn't apply anymore, just define
  95. * CONFIG_4xx_DCACHE in the board config file and this code should setup
  96. * everything correctly.
  97. */
  98. #ifdef CONFIG_4xx_DCACHE
  99. #define MY_TLB_WORD2_I_ENABLE 0 /* enable caching on SDRAM */
  100. #else
  101. #define MY_TLB_WORD2_I_ENABLE TLB_WORD2_I_ENABLE /* disable caching on SDRAM */
  102. #endif
  103. /* bank_parms is used to sort the bank sizes by descending order */
  104. struct bank_param {
  105. unsigned long cr;
  106. unsigned long bank_size_bytes;
  107. };
  108. typedef struct bank_param BANKPARMS;
  109. #ifdef CONFIG_SYS_SIMULATE_SPD_EEPROM
  110. extern const unsigned char cfg_simulate_spd_eeprom[128];
  111. #endif
  112. static unsigned char spd_read(uchar chip, uint addr);
  113. static void get_spd_info(unsigned long *dimm_populated,
  114. unsigned char *iic0_dimm_addr,
  115. unsigned long num_dimm_banks);
  116. static void check_mem_type(unsigned long *dimm_populated,
  117. unsigned char *iic0_dimm_addr,
  118. unsigned long num_dimm_banks);
  119. static void check_volt_type(unsigned long *dimm_populated,
  120. unsigned char *iic0_dimm_addr,
  121. unsigned long num_dimm_banks);
  122. static void program_cfg0(unsigned long *dimm_populated,
  123. unsigned char *iic0_dimm_addr,
  124. unsigned long num_dimm_banks);
  125. static void program_cfg1(unsigned long *dimm_populated,
  126. unsigned char *iic0_dimm_addr,
  127. unsigned long num_dimm_banks);
  128. static void program_rtr(unsigned long *dimm_populated,
  129. unsigned char *iic0_dimm_addr,
  130. unsigned long num_dimm_banks);
  131. static void program_tr0(unsigned long *dimm_populated,
  132. unsigned char *iic0_dimm_addr,
  133. unsigned long num_dimm_banks);
  134. static void program_tr1(void);
  135. static unsigned long program_bxcr(unsigned long *dimm_populated,
  136. unsigned char *iic0_dimm_addr,
  137. unsigned long num_dimm_banks);
  138. /*
  139. * This function is reading data from the DIMM module EEPROM over the SPD bus
  140. * and uses that to program the sdram controller.
  141. *
  142. * This works on boards that has the same schematics that the AMCC walnut has.
  143. *
  144. * BUG: Don't handle ECC memory
  145. * BUG: A few values in the TR register is currently hardcoded
  146. */
  147. long int spd_sdram(void) {
  148. unsigned char iic0_dimm_addr[] = SPD_EEPROM_ADDRESS;
  149. unsigned long dimm_populated[sizeof(iic0_dimm_addr)];
  150. unsigned long total_size;
  151. unsigned long cfg0;
  152. unsigned long mcsts;
  153. unsigned long num_dimm_banks; /* on board dimm banks */
  154. num_dimm_banks = sizeof(iic0_dimm_addr);
  155. /*
  156. * Make sure I2C controller is initialized
  157. * before continuing.
  158. */
  159. i2c_init(CONFIG_SYS_I2C_SPEED, CONFIG_SYS_I2C_SLAVE);
  160. /*
  161. * Read the SPD information using I2C interface. Check to see if the
  162. * DIMM slots are populated.
  163. */
  164. get_spd_info(dimm_populated, iic0_dimm_addr, num_dimm_banks);
  165. /*
  166. * Check the memory type for the dimms plugged.
  167. */
  168. check_mem_type(dimm_populated, iic0_dimm_addr, num_dimm_banks);
  169. /*
  170. * Check the voltage type for the dimms plugged.
  171. */
  172. check_volt_type(dimm_populated, iic0_dimm_addr, num_dimm_banks);
  173. #if defined(CONFIG_440GX) || defined(CONFIG_440EP) || defined(CONFIG_440GR)
  174. /*
  175. * Soft-reset SDRAM controller.
  176. */
  177. mtsdr(sdr_srst, SDR0_SRST_DMC);
  178. mtsdr(sdr_srst, 0x00000000);
  179. #endif
  180. /*
  181. * program 440GP SDRAM controller options (SDRAM0_CFG0)
  182. */
  183. program_cfg0(dimm_populated, iic0_dimm_addr, num_dimm_banks);
  184. /*
  185. * program 440GP SDRAM controller options (SDRAM0_CFG1)
  186. */
  187. program_cfg1(dimm_populated, iic0_dimm_addr, num_dimm_banks);
  188. /*
  189. * program SDRAM refresh register (SDRAM0_RTR)
  190. */
  191. program_rtr(dimm_populated, iic0_dimm_addr, num_dimm_banks);
  192. /*
  193. * program SDRAM Timing Register 0 (SDRAM0_TR0)
  194. */
  195. program_tr0(dimm_populated, iic0_dimm_addr, num_dimm_banks);
  196. /*
  197. * program the BxCR registers to find out total sdram installed
  198. */
  199. total_size = program_bxcr(dimm_populated, iic0_dimm_addr,
  200. num_dimm_banks);
  201. #ifdef CONFIG_PROG_SDRAM_TLB /* this define should eventually be removed */
  202. /* and program tlb entries for this size (dynamic) */
  203. program_tlb(0, 0, total_size, MY_TLB_WORD2_I_ENABLE);
  204. #endif
  205. /*
  206. * program SDRAM Clock Timing Register (SDRAM0_CLKTR)
  207. */
  208. mtsdram(mem_clktr, 0x40000000);
  209. /*
  210. * delay to ensure 200 usec has elapsed
  211. */
  212. udelay(400);
  213. /*
  214. * enable the memory controller
  215. */
  216. mfsdram(mem_cfg0, cfg0);
  217. mtsdram(mem_cfg0, cfg0 | SDRAM_CFG0_DCEN);
  218. /*
  219. * wait for SDRAM_CFG0_DC_EN to complete
  220. */
  221. while (1) {
  222. mfsdram(mem_mcsts, mcsts);
  223. if ((mcsts & SDRAM_MCSTS_MRSC) != 0)
  224. break;
  225. }
  226. /*
  227. * program SDRAM Timing Register 1, adding some delays
  228. */
  229. program_tr1();
  230. #ifdef CONFIG_DDR_ECC
  231. /*
  232. * If ecc is enabled, initialize the parity bits.
  233. */
  234. ecc_init(CONFIG_SYS_SDRAM_BASE, total_size);
  235. #endif
  236. return total_size;
  237. }
  238. static unsigned char spd_read(uchar chip, uint addr)
  239. {
  240. unsigned char data[2];
  241. #ifdef CONFIG_SYS_SIMULATE_SPD_EEPROM
  242. if (chip == CONFIG_SYS_SIMULATE_SPD_EEPROM) {
  243. /*
  244. * Onboard spd eeprom requested -> simulate values
  245. */
  246. return cfg_simulate_spd_eeprom[addr];
  247. }
  248. #endif /* CONFIG_SYS_SIMULATE_SPD_EEPROM */
  249. if (i2c_probe(chip) == 0) {
  250. if (i2c_read(chip, addr, 1, data, 1) == 0) {
  251. return data[0];
  252. }
  253. }
  254. return 0;
  255. }
  256. static void get_spd_info(unsigned long *dimm_populated,
  257. unsigned char *iic0_dimm_addr,
  258. unsigned long num_dimm_banks)
  259. {
  260. unsigned long dimm_num;
  261. unsigned long dimm_found;
  262. unsigned char num_of_bytes;
  263. unsigned char total_size;
  264. dimm_found = FALSE;
  265. for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
  266. num_of_bytes = 0;
  267. total_size = 0;
  268. num_of_bytes = spd_read(iic0_dimm_addr[dimm_num], 0);
  269. total_size = spd_read(iic0_dimm_addr[dimm_num], 1);
  270. if ((num_of_bytes != 0) && (total_size != 0)) {
  271. dimm_populated[dimm_num] = TRUE;
  272. dimm_found = TRUE;
  273. debug("DIMM slot %lu: populated\n", dimm_num);
  274. } else {
  275. dimm_populated[dimm_num] = FALSE;
  276. debug("DIMM slot %lu: Not populated\n", dimm_num);
  277. }
  278. }
  279. if (dimm_found == FALSE) {
  280. printf("ERROR - No memory installed. Install a DDR-SDRAM DIMM.\n\n");
  281. spd_ddr_init_hang ();
  282. }
  283. }
  284. static void check_mem_type(unsigned long *dimm_populated,
  285. unsigned char *iic0_dimm_addr,
  286. unsigned long num_dimm_banks)
  287. {
  288. unsigned long dimm_num;
  289. unsigned char dimm_type;
  290. for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
  291. if (dimm_populated[dimm_num] == TRUE) {
  292. dimm_type = spd_read(iic0_dimm_addr[dimm_num], 2);
  293. switch (dimm_type) {
  294. case 7:
  295. debug("DIMM slot %lu: DDR SDRAM detected\n", dimm_num);
  296. break;
  297. default:
  298. printf("ERROR: Unsupported DIMM detected in slot %lu.\n",
  299. dimm_num);
  300. printf("Only DDR SDRAM DIMMs are supported.\n");
  301. printf("Replace the DIMM module with a supported DIMM.\n\n");
  302. spd_ddr_init_hang ();
  303. break;
  304. }
  305. }
  306. }
  307. }
  308. static void check_volt_type(unsigned long *dimm_populated,
  309. unsigned char *iic0_dimm_addr,
  310. unsigned long num_dimm_banks)
  311. {
  312. unsigned long dimm_num;
  313. unsigned long voltage_type;
  314. for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
  315. if (dimm_populated[dimm_num] == TRUE) {
  316. voltage_type = spd_read(iic0_dimm_addr[dimm_num], 8);
  317. if (voltage_type != 0x04) {
  318. printf("ERROR: DIMM %lu with unsupported voltage level.\n",
  319. dimm_num);
  320. spd_ddr_init_hang ();
  321. } else {
  322. debug("DIMM %lu voltage level supported.\n", dimm_num);
  323. }
  324. break;
  325. }
  326. }
  327. }
  328. static void program_cfg0(unsigned long *dimm_populated,
  329. unsigned char *iic0_dimm_addr,
  330. unsigned long num_dimm_banks)
  331. {
  332. unsigned long dimm_num;
  333. unsigned long cfg0;
  334. unsigned long ecc_enabled;
  335. unsigned char ecc;
  336. unsigned char attributes;
  337. unsigned long data_width;
  338. unsigned long dimm_32bit;
  339. unsigned long dimm_64bit;
  340. /*
  341. * get Memory Controller Options 0 data
  342. */
  343. mfsdram(mem_cfg0, cfg0);
  344. /*
  345. * clear bits
  346. */
  347. cfg0 &= ~(SDRAM_CFG0_DCEN | SDRAM_CFG0_MCHK_MASK |
  348. SDRAM_CFG0_RDEN | SDRAM_CFG0_PMUD |
  349. SDRAM_CFG0_DMWD_MASK |
  350. SDRAM_CFG0_UIOS_MASK | SDRAM_CFG0_PDP);
  351. /*
  352. * FIXME: assume the DDR SDRAMs in both banks are the same
  353. */
  354. ecc_enabled = TRUE;
  355. for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
  356. if (dimm_populated[dimm_num] == TRUE) {
  357. ecc = spd_read(iic0_dimm_addr[dimm_num], 11);
  358. if (ecc != 0x02) {
  359. ecc_enabled = FALSE;
  360. }
  361. /*
  362. * program Registered DIMM Enable
  363. */
  364. attributes = spd_read(iic0_dimm_addr[dimm_num], 21);
  365. if ((attributes & 0x02) != 0x00) {
  366. cfg0 |= SDRAM_CFG0_RDEN;
  367. }
  368. /*
  369. * program DDR SDRAM Data Width
  370. */
  371. data_width =
  372. (unsigned long)spd_read(iic0_dimm_addr[dimm_num],6) +
  373. (((unsigned long)spd_read(iic0_dimm_addr[dimm_num],7)) << 8);
  374. if (data_width == 64 || data_width == 72) {
  375. dimm_64bit = TRUE;
  376. cfg0 |= SDRAM_CFG0_DMWD_64;
  377. } else if (data_width == 32 || data_width == 40) {
  378. dimm_32bit = TRUE;
  379. cfg0 |= SDRAM_CFG0_DMWD_32;
  380. } else {
  381. printf("WARNING: DIMM with datawidth of %lu bits.\n",
  382. data_width);
  383. printf("Only DIMMs with 32 or 64 bit datawidths supported.\n");
  384. spd_ddr_init_hang ();
  385. }
  386. break;
  387. }
  388. }
  389. /*
  390. * program Memory Data Error Checking
  391. */
  392. if (ecc_enabled == TRUE) {
  393. cfg0 |= SDRAM_CFG0_MCHK_GEN;
  394. } else {
  395. cfg0 |= SDRAM_CFG0_MCHK_NON;
  396. }
  397. /*
  398. * program Page Management Unit (0 == enabled)
  399. */
  400. cfg0 &= ~SDRAM_CFG0_PMUD;
  401. /*
  402. * program Memory Controller Options 0
  403. * Note: DCEN must be enabled after all DDR SDRAM controller
  404. * configuration registers get initialized.
  405. */
  406. mtsdram(mem_cfg0, cfg0);
  407. }
  408. static void program_cfg1(unsigned long *dimm_populated,
  409. unsigned char *iic0_dimm_addr,
  410. unsigned long num_dimm_banks)
  411. {
  412. unsigned long cfg1;
  413. mfsdram(mem_cfg1, cfg1);
  414. /*
  415. * Self-refresh exit, disable PM
  416. */
  417. cfg1 &= ~(SDRAM_CFG1_SRE | SDRAM_CFG1_PMEN);
  418. /*
  419. * program Memory Controller Options 1
  420. */
  421. mtsdram(mem_cfg1, cfg1);
  422. }
  423. static void program_rtr(unsigned long *dimm_populated,
  424. unsigned char *iic0_dimm_addr,
  425. unsigned long num_dimm_banks)
  426. {
  427. unsigned long dimm_num;
  428. unsigned long bus_period_x_10;
  429. unsigned long refresh_rate = 0;
  430. unsigned char refresh_rate_type;
  431. unsigned long refresh_interval;
  432. unsigned long sdram_rtr;
  433. PPC4xx_SYS_INFO sys_info;
  434. /*
  435. * get the board info
  436. */
  437. get_sys_info(&sys_info);
  438. bus_period_x_10 = ONE_BILLION / (sys_info.freqPLB / 10);
  439. for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
  440. if (dimm_populated[dimm_num] == TRUE) {
  441. refresh_rate_type = 0x7F & spd_read(iic0_dimm_addr[dimm_num], 12);
  442. switch (refresh_rate_type) {
  443. case 0x00:
  444. refresh_rate = 15625;
  445. break;
  446. case 0x01:
  447. refresh_rate = 15625/4;
  448. break;
  449. case 0x02:
  450. refresh_rate = 15625/2;
  451. break;
  452. case 0x03:
  453. refresh_rate = 15626*2;
  454. break;
  455. case 0x04:
  456. refresh_rate = 15625*4;
  457. break;
  458. case 0x05:
  459. refresh_rate = 15625*8;
  460. break;
  461. default:
  462. printf("ERROR: DIMM %lu, unsupported refresh rate/type.\n",
  463. dimm_num);
  464. printf("Replace the DIMM module with a supported DIMM.\n");
  465. break;
  466. }
  467. break;
  468. }
  469. }
  470. refresh_interval = refresh_rate * 10 / bus_period_x_10;
  471. sdram_rtr = (refresh_interval & 0x3ff8) << 16;
  472. /*
  473. * program Refresh Timer Register (SDRAM0_RTR)
  474. */
  475. mtsdram(mem_rtr, sdram_rtr);
  476. }
  477. static void program_tr0(unsigned long *dimm_populated,
  478. unsigned char *iic0_dimm_addr,
  479. unsigned long num_dimm_banks)
  480. {
  481. unsigned long dimm_num;
  482. unsigned long tr0;
  483. unsigned char wcsbc;
  484. unsigned char t_rp_ns;
  485. unsigned char t_rcd_ns;
  486. unsigned char t_ras_ns;
  487. unsigned long t_rp_clk;
  488. unsigned long t_ras_rcd_clk;
  489. unsigned long t_rcd_clk;
  490. unsigned long t_rfc_clk;
  491. unsigned long plb_check;
  492. unsigned char cas_bit;
  493. unsigned long cas_index;
  494. unsigned char cas_2_0_available;
  495. unsigned char cas_2_5_available;
  496. unsigned char cas_3_0_available;
  497. unsigned long cycle_time_ns_x_10[3];
  498. unsigned long tcyc_3_0_ns_x_10;
  499. unsigned long tcyc_2_5_ns_x_10;
  500. unsigned long tcyc_2_0_ns_x_10;
  501. unsigned long tcyc_reg;
  502. unsigned long bus_period_x_10;
  503. PPC4xx_SYS_INFO sys_info;
  504. unsigned long residue;
  505. /*
  506. * get the board info
  507. */
  508. get_sys_info(&sys_info);
  509. bus_period_x_10 = ONE_BILLION / (sys_info.freqPLB / 10);
  510. /*
  511. * get SDRAM Timing Register 0 (SDRAM_TR0) and clear bits
  512. */
  513. mfsdram(mem_tr0, tr0);
  514. tr0 &= ~(SDRAM_TR0_SDWR_MASK | SDRAM_TR0_SDWD_MASK |
  515. SDRAM_TR0_SDCL_MASK | SDRAM_TR0_SDPA_MASK |
  516. SDRAM_TR0_SDCP_MASK | SDRAM_TR0_SDLD_MASK |
  517. SDRAM_TR0_SDRA_MASK | SDRAM_TR0_SDRD_MASK);
  518. /*
  519. * initialization
  520. */
  521. wcsbc = 0;
  522. t_rp_ns = 0;
  523. t_rcd_ns = 0;
  524. t_ras_ns = 0;
  525. cas_2_0_available = TRUE;
  526. cas_2_5_available = TRUE;
  527. cas_3_0_available = TRUE;
  528. tcyc_2_0_ns_x_10 = 0;
  529. tcyc_2_5_ns_x_10 = 0;
  530. tcyc_3_0_ns_x_10 = 0;
  531. for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
  532. if (dimm_populated[dimm_num] == TRUE) {
  533. wcsbc = spd_read(iic0_dimm_addr[dimm_num], 15);
  534. t_rp_ns = spd_read(iic0_dimm_addr[dimm_num], 27) >> 2;
  535. t_rcd_ns = spd_read(iic0_dimm_addr[dimm_num], 29) >> 2;
  536. t_ras_ns = spd_read(iic0_dimm_addr[dimm_num], 30);
  537. cas_bit = spd_read(iic0_dimm_addr[dimm_num], 18);
  538. for (cas_index = 0; cas_index < 3; cas_index++) {
  539. switch (cas_index) {
  540. case 0:
  541. tcyc_reg = spd_read(iic0_dimm_addr[dimm_num], 9);
  542. break;
  543. case 1:
  544. tcyc_reg = spd_read(iic0_dimm_addr[dimm_num], 23);
  545. break;
  546. default:
  547. tcyc_reg = spd_read(iic0_dimm_addr[dimm_num], 25);
  548. break;
  549. }
  550. if ((tcyc_reg & 0x0F) >= 10) {
  551. printf("ERROR: Tcyc incorrect for DIMM in slot %lu\n",
  552. dimm_num);
  553. spd_ddr_init_hang ();
  554. }
  555. cycle_time_ns_x_10[cas_index] =
  556. (((tcyc_reg & 0xF0) >> 4) * 10) + (tcyc_reg & 0x0F);
  557. }
  558. cas_index = 0;
  559. if ((cas_bit & 0x80) != 0) {
  560. cas_index += 3;
  561. } else if ((cas_bit & 0x40) != 0) {
  562. cas_index += 2;
  563. } else if ((cas_bit & 0x20) != 0) {
  564. cas_index += 1;
  565. }
  566. if (((cas_bit & 0x10) != 0) && (cas_index < 3)) {
  567. tcyc_3_0_ns_x_10 = cycle_time_ns_x_10[cas_index];
  568. cas_index++;
  569. } else {
  570. if (cas_index != 0) {
  571. cas_index++;
  572. }
  573. cas_3_0_available = FALSE;
  574. }
  575. if (((cas_bit & 0x08) != 0) || (cas_index < 3)) {
  576. tcyc_2_5_ns_x_10 = cycle_time_ns_x_10[cas_index];
  577. cas_index++;
  578. } else {
  579. if (cas_index != 0) {
  580. cas_index++;
  581. }
  582. cas_2_5_available = FALSE;
  583. }
  584. if (((cas_bit & 0x04) != 0) || (cas_index < 3)) {
  585. tcyc_2_0_ns_x_10 = cycle_time_ns_x_10[cas_index];
  586. cas_index++;
  587. } else {
  588. if (cas_index != 0) {
  589. cas_index++;
  590. }
  591. cas_2_0_available = FALSE;
  592. }
  593. break;
  594. }
  595. }
  596. /*
  597. * Program SD_WR and SD_WCSBC fields
  598. */
  599. tr0 |= SDRAM_TR0_SDWR_2_CLK; /* Write Recovery: 2 CLK */
  600. switch (wcsbc) {
  601. case 0:
  602. tr0 |= SDRAM_TR0_SDWD_0_CLK;
  603. break;
  604. default:
  605. tr0 |= SDRAM_TR0_SDWD_1_CLK;
  606. break;
  607. }
  608. /*
  609. * Program SD_CASL field
  610. */
  611. if ((cas_2_0_available == TRUE) &&
  612. (bus_period_x_10 >= tcyc_2_0_ns_x_10)) {
  613. tr0 |= SDRAM_TR0_SDCL_2_0_CLK;
  614. } else if ((cas_2_5_available == TRUE) &&
  615. (bus_period_x_10 >= tcyc_2_5_ns_x_10)) {
  616. tr0 |= SDRAM_TR0_SDCL_2_5_CLK;
  617. } else if ((cas_3_0_available == TRUE) &&
  618. (bus_period_x_10 >= tcyc_3_0_ns_x_10)) {
  619. tr0 |= SDRAM_TR0_SDCL_3_0_CLK;
  620. } else {
  621. printf("ERROR: No supported CAS latency with the installed DIMMs.\n");
  622. printf("Only CAS latencies of 2.0, 2.5, and 3.0 are supported.\n");
  623. printf("Make sure the PLB speed is within the supported range.\n");
  624. spd_ddr_init_hang ();
  625. }
  626. /*
  627. * Calculate Trp in clock cycles and round up if necessary
  628. * Program SD_PTA field
  629. */
  630. t_rp_clk = sys_info.freqPLB * t_rp_ns / ONE_BILLION;
  631. plb_check = ONE_BILLION * t_rp_clk / t_rp_ns;
  632. if (sys_info.freqPLB != plb_check) {
  633. t_rp_clk++;
  634. }
  635. switch ((unsigned long)t_rp_clk) {
  636. case 0:
  637. case 1:
  638. case 2:
  639. tr0 |= SDRAM_TR0_SDPA_2_CLK;
  640. break;
  641. case 3:
  642. tr0 |= SDRAM_TR0_SDPA_3_CLK;
  643. break;
  644. default:
  645. tr0 |= SDRAM_TR0_SDPA_4_CLK;
  646. break;
  647. }
  648. /*
  649. * Program SD_CTP field
  650. */
  651. t_ras_rcd_clk = sys_info.freqPLB * (t_ras_ns - t_rcd_ns) / ONE_BILLION;
  652. plb_check = ONE_BILLION * t_ras_rcd_clk / (t_ras_ns - t_rcd_ns);
  653. if (sys_info.freqPLB != plb_check) {
  654. t_ras_rcd_clk++;
  655. }
  656. switch (t_ras_rcd_clk) {
  657. case 0:
  658. case 1:
  659. case 2:
  660. tr0 |= SDRAM_TR0_SDCP_2_CLK;
  661. break;
  662. case 3:
  663. tr0 |= SDRAM_TR0_SDCP_3_CLK;
  664. break;
  665. case 4:
  666. tr0 |= SDRAM_TR0_SDCP_4_CLK;
  667. break;
  668. default:
  669. tr0 |= SDRAM_TR0_SDCP_5_CLK;
  670. break;
  671. }
  672. /*
  673. * Program SD_LDF field
  674. */
  675. tr0 |= SDRAM_TR0_SDLD_2_CLK;
  676. /*
  677. * Program SD_RFTA field
  678. * FIXME tRFC hardcoded as 75 nanoseconds
  679. */
  680. t_rfc_clk = sys_info.freqPLB / (ONE_BILLION / 75);
  681. residue = sys_info.freqPLB % (ONE_BILLION / 75);
  682. if (residue >= (ONE_BILLION / 150)) {
  683. t_rfc_clk++;
  684. }
  685. switch (t_rfc_clk) {
  686. case 0:
  687. case 1:
  688. case 2:
  689. case 3:
  690. case 4:
  691. case 5:
  692. case 6:
  693. tr0 |= SDRAM_TR0_SDRA_6_CLK;
  694. break;
  695. case 7:
  696. tr0 |= SDRAM_TR0_SDRA_7_CLK;
  697. break;
  698. case 8:
  699. tr0 |= SDRAM_TR0_SDRA_8_CLK;
  700. break;
  701. case 9:
  702. tr0 |= SDRAM_TR0_SDRA_9_CLK;
  703. break;
  704. case 10:
  705. tr0 |= SDRAM_TR0_SDRA_10_CLK;
  706. break;
  707. case 11:
  708. tr0 |= SDRAM_TR0_SDRA_11_CLK;
  709. break;
  710. case 12:
  711. tr0 |= SDRAM_TR0_SDRA_12_CLK;
  712. break;
  713. default:
  714. tr0 |= SDRAM_TR0_SDRA_13_CLK;
  715. break;
  716. }
  717. /*
  718. * Program SD_RCD field
  719. */
  720. t_rcd_clk = sys_info.freqPLB * t_rcd_ns / ONE_BILLION;
  721. plb_check = ONE_BILLION * t_rcd_clk / t_rcd_ns;
  722. if (sys_info.freqPLB != plb_check) {
  723. t_rcd_clk++;
  724. }
  725. switch (t_rcd_clk) {
  726. case 0:
  727. case 1:
  728. case 2:
  729. tr0 |= SDRAM_TR0_SDRD_2_CLK;
  730. break;
  731. case 3:
  732. tr0 |= SDRAM_TR0_SDRD_3_CLK;
  733. break;
  734. default:
  735. tr0 |= SDRAM_TR0_SDRD_4_CLK;
  736. break;
  737. }
  738. debug("tr0: %x\n", tr0);
  739. mtsdram(mem_tr0, tr0);
  740. }
  741. static int short_mem_test(void)
  742. {
  743. unsigned long i, j;
  744. unsigned long bxcr_num;
  745. unsigned long *membase;
  746. const unsigned long test[NUMMEMTESTS][NUMMEMWORDS] = {
  747. {0x00000000, 0x00000000, 0xFFFFFFFF, 0xFFFFFFFF,
  748. 0x00000000, 0x00000000, 0xFFFFFFFF, 0xFFFFFFFF},
  749. {0xFFFFFFFF, 0xFFFFFFFF, 0x00000000, 0x00000000,
  750. 0xFFFFFFFF, 0xFFFFFFFF, 0x00000000, 0x00000000},
  751. {0xAAAAAAAA, 0xAAAAAAAA, 0x55555555, 0x55555555,
  752. 0xAAAAAAAA, 0xAAAAAAAA, 0x55555555, 0x55555555},
  753. {0x55555555, 0x55555555, 0xAAAAAAAA, 0xAAAAAAAA,
  754. 0x55555555, 0x55555555, 0xAAAAAAAA, 0xAAAAAAAA},
  755. {0xA5A5A5A5, 0xA5A5A5A5, 0x5A5A5A5A, 0x5A5A5A5A,
  756. 0xA5A5A5A5, 0xA5A5A5A5, 0x5A5A5A5A, 0x5A5A5A5A},
  757. {0x5A5A5A5A, 0x5A5A5A5A, 0xA5A5A5A5, 0xA5A5A5A5,
  758. 0x5A5A5A5A, 0x5A5A5A5A, 0xA5A5A5A5, 0xA5A5A5A5},
  759. {0xAA55AA55, 0xAA55AA55, 0x55AA55AA, 0x55AA55AA,
  760. 0xAA55AA55, 0xAA55AA55, 0x55AA55AA, 0x55AA55AA},
  761. {0x55AA55AA, 0x55AA55AA, 0xAA55AA55, 0xAA55AA55,
  762. 0x55AA55AA, 0x55AA55AA, 0xAA55AA55, 0xAA55AA55}};
  763. for (bxcr_num = 0; bxcr_num < MAXBXCR; bxcr_num++) {
  764. mtdcr(memcfga, mem_b0cr + (bxcr_num << 2));
  765. if ((mfdcr(memcfgd) & SDRAM_BXCR_SDBE) == SDRAM_BXCR_SDBE) {
  766. /* Bank is enabled */
  767. membase = (unsigned long*)
  768. (mfdcr(memcfgd) & SDRAM_BXCR_SDBA_MASK);
  769. /*
  770. * Run the short memory test
  771. */
  772. for (i = 0; i < NUMMEMTESTS; i++) {
  773. for (j = 0; j < NUMMEMWORDS; j++) {
  774. /* printf("bank enabled base:%x\n", &membase[j]); */
  775. membase[j] = test[i][j];
  776. ppcDcbf((unsigned long)&(membase[j]));
  777. }
  778. for (j = 0; j < NUMMEMWORDS; j++) {
  779. if (membase[j] != test[i][j]) {
  780. ppcDcbf((unsigned long)&(membase[j]));
  781. return 0;
  782. }
  783. ppcDcbf((unsigned long)&(membase[j]));
  784. }
  785. if (j < NUMMEMWORDS)
  786. return 0;
  787. }
  788. /*
  789. * see if the rdclt value passed
  790. */
  791. if (i < NUMMEMTESTS)
  792. return 0;
  793. }
  794. }
  795. return 1;
  796. }
  797. static void program_tr1(void)
  798. {
  799. unsigned long tr0;
  800. unsigned long tr1;
  801. unsigned long cfg0;
  802. unsigned long ecc_temp;
  803. unsigned long dlycal;
  804. unsigned long dly_val;
  805. unsigned long k;
  806. unsigned long max_pass_length;
  807. unsigned long current_pass_length;
  808. unsigned long current_fail_length;
  809. unsigned long current_start;
  810. unsigned long rdclt;
  811. unsigned long rdclt_offset;
  812. long max_start;
  813. long max_end;
  814. long rdclt_average;
  815. unsigned char window_found;
  816. unsigned char fail_found;
  817. unsigned char pass_found;
  818. PPC4xx_SYS_INFO sys_info;
  819. /*
  820. * get the board info
  821. */
  822. get_sys_info(&sys_info);
  823. /*
  824. * get SDRAM Timing Register 0 (SDRAM_TR0) and clear bits
  825. */
  826. mfsdram(mem_tr1, tr1);
  827. tr1 &= ~(SDRAM_TR1_RDSS_MASK | SDRAM_TR1_RDSL_MASK |
  828. SDRAM_TR1_RDCD_MASK | SDRAM_TR1_RDCT_MASK);
  829. mfsdram(mem_tr0, tr0);
  830. if (((tr0 & SDRAM_TR0_SDCL_MASK) == SDRAM_TR0_SDCL_2_5_CLK) &&
  831. (sys_info.freqPLB > 100000000)) {
  832. tr1 |= SDRAM_TR1_RDSS_TR2;
  833. tr1 |= SDRAM_TR1_RDSL_STAGE3;
  834. tr1 |= SDRAM_TR1_RDCD_RCD_1_2;
  835. } else {
  836. tr1 |= SDRAM_TR1_RDSS_TR1;
  837. tr1 |= SDRAM_TR1_RDSL_STAGE2;
  838. tr1 |= SDRAM_TR1_RDCD_RCD_0_0;
  839. }
  840. /*
  841. * save CFG0 ECC setting to a temporary variable and turn ECC off
  842. */
  843. mfsdram(mem_cfg0, cfg0);
  844. ecc_temp = cfg0 & SDRAM_CFG0_MCHK_MASK;
  845. mtsdram(mem_cfg0, (cfg0 & ~SDRAM_CFG0_MCHK_MASK) | SDRAM_CFG0_MCHK_NON);
  846. /*
  847. * get the delay line calibration register value
  848. */
  849. mfsdram(mem_dlycal, dlycal);
  850. dly_val = SDRAM_DLYCAL_DLCV_DECODE(dlycal) << 2;
  851. max_pass_length = 0;
  852. max_start = 0;
  853. max_end = 0;
  854. current_pass_length = 0;
  855. current_fail_length = 0;
  856. current_start = 0;
  857. rdclt_offset = 0;
  858. window_found = FALSE;
  859. fail_found = FALSE;
  860. pass_found = FALSE;
  861. debug("Starting memory test ");
  862. for (k = 0; k < NUMHALFCYCLES; k++) {
  863. for (rdclt = 0; rdclt < dly_val; rdclt++) {
  864. /*
  865. * Set the timing reg for the test.
  866. */
  867. mtsdram(mem_tr1, (tr1 | SDRAM_TR1_RDCT_ENCODE(rdclt)));
  868. if (short_mem_test()) {
  869. if (fail_found == TRUE) {
  870. pass_found = TRUE;
  871. if (current_pass_length == 0) {
  872. current_start = rdclt_offset + rdclt;
  873. }
  874. current_fail_length = 0;
  875. current_pass_length++;
  876. if (current_pass_length > max_pass_length) {
  877. max_pass_length = current_pass_length;
  878. max_start = current_start;
  879. max_end = rdclt_offset + rdclt;
  880. }
  881. }
  882. } else {
  883. current_pass_length = 0;
  884. current_fail_length++;
  885. if (current_fail_length >= (dly_val>>2)) {
  886. if (fail_found == FALSE) {
  887. fail_found = TRUE;
  888. } else if (pass_found == TRUE) {
  889. window_found = TRUE;
  890. break;
  891. }
  892. }
  893. }
  894. }
  895. debug(".");
  896. if (window_found == TRUE) {
  897. break;
  898. }
  899. tr1 = tr1 ^ SDRAM_TR1_RDCD_MASK;
  900. rdclt_offset += dly_val;
  901. }
  902. debug("\n");
  903. /*
  904. * make sure we find the window
  905. */
  906. if (window_found == FALSE) {
  907. printf("ERROR: Cannot determine a common read delay.\n");
  908. spd_ddr_init_hang ();
  909. }
  910. /*
  911. * restore the orignal ECC setting
  912. */
  913. mtsdram(mem_cfg0, (cfg0 & ~SDRAM_CFG0_MCHK_MASK) | ecc_temp);
  914. /*
  915. * set the SDRAM TR1 RDCD value
  916. */
  917. tr1 &= ~SDRAM_TR1_RDCD_MASK;
  918. if ((tr0 & SDRAM_TR0_SDCL_MASK) == SDRAM_TR0_SDCL_2_5_CLK) {
  919. tr1 |= SDRAM_TR1_RDCD_RCD_1_2;
  920. } else {
  921. tr1 |= SDRAM_TR1_RDCD_RCD_0_0;
  922. }
  923. /*
  924. * set the SDRAM TR1 RDCLT value
  925. */
  926. tr1 &= ~SDRAM_TR1_RDCT_MASK;
  927. while (max_end >= (dly_val << 1)) {
  928. max_end -= (dly_val << 1);
  929. max_start -= (dly_val << 1);
  930. }
  931. rdclt_average = ((max_start + max_end) >> 1);
  932. if (rdclt_average < 0) {
  933. rdclt_average = 0;
  934. }
  935. if (rdclt_average >= dly_val) {
  936. rdclt_average -= dly_val;
  937. tr1 = tr1 ^ SDRAM_TR1_RDCD_MASK;
  938. }
  939. tr1 |= SDRAM_TR1_RDCT_ENCODE(rdclt_average);
  940. debug("tr1: %x\n", tr1);
  941. /*
  942. * program SDRAM Timing Register 1 TR1
  943. */
  944. mtsdram(mem_tr1, tr1);
  945. }
  946. static unsigned long program_bxcr(unsigned long *dimm_populated,
  947. unsigned char *iic0_dimm_addr,
  948. unsigned long num_dimm_banks)
  949. {
  950. unsigned long dimm_num;
  951. unsigned long bank_base_addr;
  952. unsigned long cr;
  953. unsigned long i;
  954. unsigned long j;
  955. unsigned long temp;
  956. unsigned char num_row_addr;
  957. unsigned char num_col_addr;
  958. unsigned char num_banks;
  959. unsigned char bank_size_id;
  960. unsigned long ctrl_bank_num[MAXBANKS];
  961. unsigned long bx_cr_num;
  962. unsigned long largest_size_index;
  963. unsigned long largest_size;
  964. unsigned long current_size_index;
  965. BANKPARMS bank_parms[MAXBXCR];
  966. unsigned long sorted_bank_num[MAXBXCR]; /* DDR Controller bank number table (sorted by size) */
  967. unsigned long sorted_bank_size[MAXBXCR]; /* DDR Controller bank size table (sorted by size)*/
  968. /*
  969. * Set the BxCR regs. First, wipe out the bank config registers.
  970. */
  971. for (bx_cr_num = 0; bx_cr_num < MAXBXCR; bx_cr_num++) {
  972. mtdcr(memcfga, mem_b0cr + (bx_cr_num << 2));
  973. mtdcr(memcfgd, 0x00000000);
  974. bank_parms[bx_cr_num].bank_size_bytes = 0;
  975. }
  976. #ifdef CONFIG_BAMBOO
  977. /*
  978. * This next section is hardware dependent and must be programmed
  979. * to match the hardware. For bamboo, the following holds...
  980. * 1. SDRAM0_B0CR: Bank 0 of dimm 0 ctrl_bank_num : 0 (soldered onboard)
  981. * 2. SDRAM0_B1CR: Bank 0 of dimm 1 ctrl_bank_num : 1
  982. * 3. SDRAM0_B2CR: Bank 1 of dimm 1 ctrl_bank_num : 1
  983. * 4. SDRAM0_B3CR: Bank 0 of dimm 2 ctrl_bank_num : 3
  984. * ctrl_bank_num corresponds to the first usable DDR controller bank number by DIMM
  985. */
  986. ctrl_bank_num[0] = 0;
  987. ctrl_bank_num[1] = 1;
  988. ctrl_bank_num[2] = 3;
  989. #else
  990. /*
  991. * Ocotea, Ebony and the other IBM/AMCC eval boards have
  992. * 2 DIMM slots with each max 2 banks
  993. */
  994. ctrl_bank_num[0] = 0;
  995. ctrl_bank_num[1] = 2;
  996. #endif
  997. /*
  998. * reset the bank_base address
  999. */
  1000. bank_base_addr = CONFIG_SYS_SDRAM_BASE;
  1001. for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
  1002. if (dimm_populated[dimm_num] == TRUE) {
  1003. num_row_addr = spd_read(iic0_dimm_addr[dimm_num], 3);
  1004. num_col_addr = spd_read(iic0_dimm_addr[dimm_num], 4);
  1005. num_banks = spd_read(iic0_dimm_addr[dimm_num], 5);
  1006. bank_size_id = spd_read(iic0_dimm_addr[dimm_num], 31);
  1007. debug("DIMM%d: row=%d col=%d banks=%d\n", dimm_num,
  1008. num_row_addr, num_col_addr, num_banks);
  1009. /*
  1010. * Set the SDRAM0_BxCR regs
  1011. */
  1012. cr = 0;
  1013. switch (bank_size_id) {
  1014. case 0x02:
  1015. cr |= SDRAM_BXCR_SDSZ_8;
  1016. break;
  1017. case 0x04:
  1018. cr |= SDRAM_BXCR_SDSZ_16;
  1019. break;
  1020. case 0x08:
  1021. cr |= SDRAM_BXCR_SDSZ_32;
  1022. break;
  1023. case 0x10:
  1024. cr |= SDRAM_BXCR_SDSZ_64;
  1025. break;
  1026. case 0x20:
  1027. cr |= SDRAM_BXCR_SDSZ_128;
  1028. break;
  1029. case 0x40:
  1030. cr |= SDRAM_BXCR_SDSZ_256;
  1031. break;
  1032. case 0x80:
  1033. cr |= SDRAM_BXCR_SDSZ_512;
  1034. break;
  1035. default:
  1036. printf("DDR-SDRAM: DIMM %lu BxCR configuration.\n",
  1037. dimm_num);
  1038. printf("ERROR: Unsupported value for the banksize: %d.\n",
  1039. bank_size_id);
  1040. printf("Replace the DIMM module with a supported DIMM.\n\n");
  1041. spd_ddr_init_hang ();
  1042. }
  1043. switch (num_col_addr) {
  1044. case 0x08:
  1045. cr |= SDRAM_BXCR_SDAM_1;
  1046. break;
  1047. case 0x09:
  1048. cr |= SDRAM_BXCR_SDAM_2;
  1049. break;
  1050. case 0x0A:
  1051. cr |= SDRAM_BXCR_SDAM_3;
  1052. break;
  1053. case 0x0B:
  1054. cr |= SDRAM_BXCR_SDAM_4;
  1055. break;
  1056. default:
  1057. printf("DDR-SDRAM: DIMM %lu BxCR configuration.\n",
  1058. dimm_num);
  1059. printf("ERROR: Unsupported value for number of "
  1060. "column addresses: %d.\n", num_col_addr);
  1061. printf("Replace the DIMM module with a supported DIMM.\n\n");
  1062. spd_ddr_init_hang ();
  1063. }
  1064. /*
  1065. * enable the bank
  1066. */
  1067. cr |= SDRAM_BXCR_SDBE;
  1068. for (i = 0; i < num_banks; i++) {
  1069. bank_parms[ctrl_bank_num[dimm_num]+i].bank_size_bytes =
  1070. (4 << 20) * bank_size_id;
  1071. bank_parms[ctrl_bank_num[dimm_num]+i].cr = cr;
  1072. debug("DIMM%d-bank %d (SDRAM0_B%dCR): bank_size_bytes=%d\n",
  1073. dimm_num, i, ctrl_bank_num[dimm_num]+i,
  1074. bank_parms[ctrl_bank_num[dimm_num]+i].bank_size_bytes);
  1075. }
  1076. }
  1077. }
  1078. /* Initialize sort tables */
  1079. for (i = 0; i < MAXBXCR; i++) {
  1080. sorted_bank_num[i] = i;
  1081. sorted_bank_size[i] = bank_parms[i].bank_size_bytes;
  1082. }
  1083. for (i = 0; i < MAXBXCR-1; i++) {
  1084. largest_size = sorted_bank_size[i];
  1085. largest_size_index = 255;
  1086. /* Find the largest remaining value */
  1087. for (j = i + 1; j < MAXBXCR; j++) {
  1088. if (sorted_bank_size[j] > largest_size) {
  1089. /* Save largest remaining value and its index */
  1090. largest_size = sorted_bank_size[j];
  1091. largest_size_index = j;
  1092. }
  1093. }
  1094. if (largest_size_index != 255) {
  1095. /* Swap the current and largest values */
  1096. current_size_index = sorted_bank_num[largest_size_index];
  1097. sorted_bank_size[largest_size_index] = sorted_bank_size[i];
  1098. sorted_bank_size[i] = largest_size;
  1099. sorted_bank_num[largest_size_index] = sorted_bank_num[i];
  1100. sorted_bank_num[i] = current_size_index;
  1101. }
  1102. }
  1103. /* Set the SDRAM0_BxCR regs thanks to sort tables */
  1104. for (bx_cr_num = 0, bank_base_addr = 0; bx_cr_num < MAXBXCR; bx_cr_num++) {
  1105. if (bank_parms[sorted_bank_num[bx_cr_num]].bank_size_bytes) {
  1106. mtdcr(memcfga, mem_b0cr + (sorted_bank_num[bx_cr_num] << 2));
  1107. temp = mfdcr(memcfgd) & ~(SDRAM_BXCR_SDBA_MASK | SDRAM_BXCR_SDSZ_MASK |
  1108. SDRAM_BXCR_SDAM_MASK | SDRAM_BXCR_SDBE);
  1109. temp = temp | (bank_base_addr & SDRAM_BXCR_SDBA_MASK) |
  1110. bank_parms[sorted_bank_num[bx_cr_num]].cr;
  1111. mtdcr(memcfgd, temp);
  1112. bank_base_addr += bank_parms[sorted_bank_num[bx_cr_num]].bank_size_bytes;
  1113. debug("SDRAM0_B%dCR=0x%08lx\n", sorted_bank_num[bx_cr_num], temp);
  1114. }
  1115. }
  1116. return(bank_base_addr);
  1117. }
  1118. #endif /* CONFIG_SPD_EEPROM */