katmai.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337
  1. /*
  2. * (C) Copyright 2007
  3. * Stefan Roese, DENX Software Engineering, sr@denx.de.
  4. *
  5. * (C) Copyright 2004 Paul Reynolds <PaulReynolds@lhsolutions.com>
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. /************************************************************************
  26. * katmai.h - configuration for AMCC Katmai (440SPe)
  27. ***********************************************************************/
  28. #ifndef __CONFIG_H
  29. #define __CONFIG_H
  30. /*-----------------------------------------------------------------------
  31. * High Level Configuration Options
  32. *----------------------------------------------------------------------*/
  33. #define CONFIG_KATMAI 1 /* Board is Katmai */
  34. #define CONFIG_4xx 1 /* ... PPC4xx family */
  35. #define CONFIG_440 1 /* ... PPC440 family */
  36. #define CONFIG_440SPE 1 /* Specifc SPe support */
  37. #define CONFIG_SYS_CLK_FREQ 33333333 /* external freq to pll */
  38. #define CFG_4xx_RESET_TYPE 0x2 /* use chip reset on this board */
  39. /*
  40. * Enable this board for more than 2GB of SDRAM
  41. */
  42. #define CONFIG_PHYS_64BIT
  43. #define CONFIG_VERY_BIG_RAM
  44. #define CONFIG_MAX_MEM_MAPPED ((phys_size_t)2 << 30)
  45. /*
  46. * Include common defines/options for all AMCC eval boards
  47. */
  48. #define CONFIG_HOSTNAME katmai
  49. #include "amcc-common.h"
  50. #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
  51. #define CONFIG_MISC_INIT_F 1 /* Use misc_init_f() */
  52. #undef CONFIG_SHOW_BOOT_PROGRESS
  53. /*-----------------------------------------------------------------------
  54. * Base addresses -- Note these are effective addresses where the
  55. * actual resources get mapped (not physical addresses)
  56. *----------------------------------------------------------------------*/
  57. #define CFG_FLASH_BASE 0xff000000 /* start of FLASH */
  58. #define CFG_PERIPHERAL_BASE 0xa0000000 /* internal peripherals */
  59. #define CFG_ISRAM_BASE 0x90000000 /* internal SRAM */
  60. #define CFG_PCI_MEMBASE 0x80000000 /* mapped PCI memory */
  61. #define CFG_PCI_BASE 0xd0000000 /* internal PCI regs */
  62. #define CFG_PCI_TARGBASE CFG_PCI_MEMBASE
  63. #define CFG_PCIE_MEMBASE 0xb0000000 /* mapped PCIe memory */
  64. #define CFG_PCIE_MEMSIZE 0x08000000 /* smallest incr for PCIe port */
  65. #define CFG_PCIE_BASE 0xe0000000 /* PCIe UTL regs */
  66. #define CFG_PCIE0_CFGBASE 0xc0000000
  67. #define CFG_PCIE1_CFGBASE 0xc1000000
  68. #define CFG_PCIE2_CFGBASE 0xc2000000
  69. #define CFG_PCIE0_XCFGBASE 0xc3000000
  70. #define CFG_PCIE1_XCFGBASE 0xc3001000
  71. #define CFG_PCIE2_XCFGBASE 0xc3002000
  72. /* base address of inbound PCIe window */
  73. #define CFG_PCIE_INBOUND_BASE 0x0000000000000000ULL
  74. /* System RAM mapped to PCI space */
  75. #define CONFIG_PCI_SYS_MEM_BUS CFG_SDRAM_BASE
  76. #define CONFIG_PCI_SYS_MEM_PHYS CFG_SDRAM_BASE
  77. #define CONFIG_PCI_SYS_MEM_SIZE (1024 * 1024 * 1024)
  78. #define CFG_ACE_BASE 0xfe000000 /* Xilinx ACE controller - Compact Flash */
  79. /*-----------------------------------------------------------------------
  80. * Initial RAM & stack pointer (placed in internal SRAM)
  81. *----------------------------------------------------------------------*/
  82. #define CFG_TEMP_STACK_OCM 1
  83. #define CFG_OCM_DATA_ADDR CFG_ISRAM_BASE
  84. #define CFG_INIT_RAM_ADDR CFG_ISRAM_BASE /* Initial RAM address */
  85. #define CFG_INIT_RAM_END 0x2000 /* End of used area in RAM */
  86. #define CFG_GBL_DATA_SIZE 128 /* num bytes initial data */
  87. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  88. #define CFG_POST_WORD_ADDR (CFG_GBL_DATA_OFFSET - 0x4)
  89. #define CFG_INIT_SP_OFFSET CFG_POST_WORD_ADDR
  90. /*-----------------------------------------------------------------------
  91. * Serial Port
  92. *----------------------------------------------------------------------*/
  93. #undef CONFIG_UART1_CONSOLE
  94. #undef CFG_EXT_SERIAL_CLOCK
  95. /*-----------------------------------------------------------------------
  96. * DDR SDRAM
  97. *----------------------------------------------------------------------*/
  98. #define CONFIG_SPD_EEPROM 1 /* Use SPD EEPROM for setup */
  99. #define SPD_EEPROM_ADDRESS {0x51, 0x52} /* SPD i2c spd addresses*/
  100. #define CONFIG_DDR_ECC 1 /* with ECC support */
  101. #define CONFIG_DDR_RQDC_FIXED 0x80000038 /* optimal value found by GDA*/
  102. #undef CONFIG_STRESS
  103. /*-----------------------------------------------------------------------
  104. * I2C
  105. *----------------------------------------------------------------------*/
  106. #define CFG_I2C_SPEED 100000 /* I2C speed and slave address */
  107. #define CONFIG_I2C_MULTI_BUS
  108. #define CONFIG_I2C_CMD_TREE
  109. #define CFG_SPD_BUS_NUM 0 /* The I2C bus for SPD */
  110. #define IIC0_BOOTPROM_ADDR 0x50
  111. #define IIC0_ALT_BOOTPROM_ADDR 0x54
  112. #define CFG_I2C_MULTI_EEPROMS
  113. #define CFG_I2C_EEPROM_ADDR (0x50)
  114. #define CFG_I2C_EEPROM_ADDR_LEN 1
  115. #define CFG_EEPROM_PAGE_WRITE_ENABLE
  116. #define CFG_EEPROM_PAGE_WRITE_BITS 3
  117. #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10
  118. /* I2C RTC */
  119. #define CONFIG_RTC_M41T11 1
  120. #define CFG_RTC_BUS_NUM 1 /* The I2C bus for RTC */
  121. #define CFG_I2C_RTC_ADDR 0x68
  122. #define CFG_M41T11_BASE_YEAR 1900 /* play along with linux */
  123. /* I2C DTT */
  124. #define CONFIG_DTT_ADM1021 1 /* ADM1021 temp sensor support */
  125. #define CFG_DTT_BUS_NUM 1 /* The I2C bus for DTT */
  126. /*
  127. * standard dtt sensor configuration - bottom bit will determine local or
  128. * remote sensor of the ADM1021, the rest determines index into
  129. * CFG_DTT_ADM1021 array below.
  130. */
  131. #define CONFIG_DTT_SENSORS { 0, 1 }
  132. /*
  133. * ADM1021 temp sensor configuration (see dtt/adm1021.c for details).
  134. * there will be one entry in this array for each two (dummy) sensors in
  135. * CONFIG_DTT_SENSORS.
  136. *
  137. * For Katmai board:
  138. * - only one ADM1021
  139. * - i2c addr 0x18
  140. * - conversion rate 0x02 = 0.25 conversions/second
  141. * - ALERT ouput disabled
  142. * - local temp sensor enabled, min set to 0 deg, max set to 85 deg
  143. * - remote temp sensor enabled, min set to 0 deg, max set to 85 deg
  144. */
  145. #define CFG_DTT_ADM1021 { { 0x18, 0x02, 0, 1, 0, 85, 1, 0, 58} }
  146. /*-----------------------------------------------------------------------
  147. * Environment
  148. *----------------------------------------------------------------------*/
  149. #define CFG_ENV_IS_IN_FLASH 1 /* Environment uses flash */
  150. /*
  151. * Default environment variables
  152. */
  153. #define CONFIG_EXTRA_ENV_SETTINGS \
  154. CONFIG_AMCC_DEF_ENV \
  155. CONFIG_AMCC_DEF_ENV_POWERPC \
  156. CONFIG_AMCC_DEF_ENV_PPC_OLD \
  157. CONFIG_AMCC_DEF_ENV_NOR_UPD \
  158. "kernel_addr=fff10000\0" \
  159. "ramdisk_addr=fff20000\0" \
  160. "kozio=bootm ffc60000\0" \
  161. "pciconfighost=1\0" \
  162. "pcie_mode=RP:RP:RP\0" \
  163. ""
  164. /*
  165. * Commands additional to the ones defined in amcc-common.h
  166. */
  167. #define CONFIG_CMD_DATE
  168. #define CONFIG_CMD_PCI
  169. #define CONFIG_CMD_SDRAM
  170. #define CONFIG_CMD_SNTP
  171. #define CONFIG_IBM_EMAC4_V4 1 /* 440SPe has this EMAC version */
  172. #define CONFIG_PHY_ADDR 1 /* PHY address, See schematics */
  173. #define CONFIG_HAS_ETH0
  174. #define CONFIG_PHY_RESET 1 /* reset phy upon startup */
  175. #define CONFIG_PHY_RESET_DELAY 1000
  176. #define CONFIG_CIS8201_PHY 1 /* Enable 'special' RGMII mode for Cicada phy */
  177. #define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
  178. /*-----------------------------------------------------------------------
  179. * FLASH related
  180. *----------------------------------------------------------------------*/
  181. #define CFG_FLASH_CFI
  182. #define CFG_FLASH_CFI_DRIVER
  183. #define CFG_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
  184. #define CFG_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
  185. #define CFG_FLASH_BANKS_LIST {CFG_FLASH_BASE}
  186. #define CFG_MAX_FLASH_BANKS 1 /* number of banks */
  187. #define CFG_MAX_FLASH_SECT 1024 /* sectors per device */
  188. #undef CFG_FLASH_CHECKSUM
  189. #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  190. #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  191. #define CFG_ENV_SECT_SIZE 0x20000 /* size of one complete sector */
  192. #define CFG_ENV_ADDR (CFG_MONITOR_BASE-CFG_ENV_SECT_SIZE)
  193. #define CFG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
  194. /* Address and size of Redundant Environment Sector */
  195. #define CFG_ENV_ADDR_REDUND (CFG_ENV_ADDR-CFG_ENV_SECT_SIZE)
  196. #define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
  197. /*-----------------------------------------------------------------------
  198. * PCI stuff
  199. *-----------------------------------------------------------------------
  200. */
  201. /* General PCI */
  202. #define CONFIG_PCI /* include pci support */
  203. #define CONFIG_PCI_PNP 1 /* do pci plug-and-play */
  204. #define CONFIG_PCI_SCAN_SHOW 1 /* show pci devices on startup */
  205. #define CONFIG_PCI_CONFIG_HOST_BRIDGE
  206. /* Board-specific PCI */
  207. #define CFG_PCI_TARGET_INIT /* let board init pci target */
  208. #undef CFG_PCI_MASTER_INIT
  209. #define CFG_PCI_SUBSYS_VENDORID 0x1014 /* IBM */
  210. #define CFG_PCI_SUBSYS_DEVICEID 0xcafe /* Whatever */
  211. /* #define CFG_PCI_SUBSYS_ID CFG_PCI_SUBSYS_DEVICEID */
  212. /*
  213. * NETWORK Support (PCI):
  214. */
  215. /* Support for Intel 82557/82559/82559ER chips. */
  216. #define CONFIG_EEPRO100
  217. /*-----------------------------------------------------------------------
  218. * Xilinx System ACE support
  219. *----------------------------------------------------------------------*/
  220. #define CONFIG_SYSTEMACE 1 /* Enable SystemACE support */
  221. #define CFG_SYSTEMACE_WIDTH 16 /* Data bus width is 16 */
  222. #define CFG_SYSTEMACE_BASE CFG_ACE_BASE
  223. #define CONFIG_DOS_PARTITION 1
  224. /*-----------------------------------------------------------------------
  225. * External Bus Controller (EBC) Setup
  226. *----------------------------------------------------------------------*/
  227. /* Memory Bank 0 (Flash) initialization */
  228. #define CFG_EBC_PB0AP (EBC_BXAP_BME_DISABLED | \
  229. EBC_BXAP_TWT_ENCODE(7) | \
  230. EBC_BXAP_BCE_DISABLE | \
  231. EBC_BXAP_BCT_2TRANS | \
  232. EBC_BXAP_CSN_ENCODE(0) | \
  233. EBC_BXAP_OEN_ENCODE(0) | \
  234. EBC_BXAP_WBN_ENCODE(0) | \
  235. EBC_BXAP_WBF_ENCODE(0) | \
  236. EBC_BXAP_TH_ENCODE(0) | \
  237. EBC_BXAP_RE_DISABLED | \
  238. EBC_BXAP_SOR_DELAYED | \
  239. EBC_BXAP_BEM_WRITEONLY | \
  240. EBC_BXAP_PEN_DISABLED)
  241. #define CFG_EBC_PB0CR (EBC_BXCR_BAS_ENCODE(CFG_FLASH_BASE) | \
  242. EBC_BXCR_BS_16MB | \
  243. EBC_BXCR_BU_RW | \
  244. EBC_BXCR_BW_16BIT)
  245. /* Memory Bank 1 (Xilinx System ACE controller) initialization */
  246. #define CFG_EBC_PB1AP (EBC_BXAP_BME_DISABLED | \
  247. EBC_BXAP_TWT_ENCODE(4) | \
  248. EBC_BXAP_BCE_DISABLE | \
  249. EBC_BXAP_BCT_2TRANS | \
  250. EBC_BXAP_CSN_ENCODE(0) | \
  251. EBC_BXAP_OEN_ENCODE(0) | \
  252. EBC_BXAP_WBN_ENCODE(0) | \
  253. EBC_BXAP_WBF_ENCODE(0) | \
  254. EBC_BXAP_TH_ENCODE(0) | \
  255. EBC_BXAP_RE_DISABLED | \
  256. EBC_BXAP_SOR_NONDELAYED | \
  257. EBC_BXAP_BEM_WRITEONLY | \
  258. EBC_BXAP_PEN_DISABLED)
  259. #define CFG_EBC_PB1CR (EBC_BXCR_BAS_ENCODE(CFG_ACE_BASE) | \
  260. EBC_BXCR_BS_1MB | \
  261. EBC_BXCR_BU_RW | \
  262. EBC_BXCR_BW_16BIT)
  263. /*-------------------------------------------------------------------------
  264. * Initialize EBC CONFIG -
  265. * Keep the Default value, but the bit PDT which has to be set to 1 ?TBC
  266. * default value : 0x07C00000 - 0 0 000 1 1 1 1 1 0000 0 00000 000000000000
  267. *-------------------------------------------------------------------------*/
  268. #define CFG_EBC_CFG (EBC_CFG_LE_UNLOCK | \
  269. EBC_CFG_PTD_ENABLE | \
  270. EBC_CFG_RTC_16PERCLK | \
  271. EBC_CFG_ATC_PREVIOUS | \
  272. EBC_CFG_DTC_PREVIOUS | \
  273. EBC_CFG_CTC_PREVIOUS | \
  274. EBC_CFG_OEO_PREVIOUS | \
  275. EBC_CFG_EMC_DEFAULT | \
  276. EBC_CFG_PME_DISABLE | \
  277. EBC_CFG_PR_16)
  278. /*-----------------------------------------------------------------------
  279. * GPIO Setup
  280. *----------------------------------------------------------------------*/
  281. #define CFG_GPIO_PCIE_PRESENT0 17
  282. #define CFG_GPIO_PCIE_PRESENT1 21
  283. #define CFG_GPIO_PCIE_PRESENT2 23
  284. #define CFG_GPIO_RS232_FORCEOFF 30
  285. #define CFG_PFC0 (GPIO_VAL(CFG_GPIO_PCIE_PRESENT0) | \
  286. GPIO_VAL(CFG_GPIO_PCIE_PRESENT1) | \
  287. GPIO_VAL(CFG_GPIO_PCIE_PRESENT2) | \
  288. GPIO_VAL(CFG_GPIO_RS232_FORCEOFF))
  289. #define CFG_GPIO_OR GPIO_VAL(CFG_GPIO_RS232_FORCEOFF)
  290. #define CFG_GPIO_TCR GPIO_VAL(CFG_GPIO_RS232_FORCEOFF)
  291. #define CFG_GPIO_ODR 0
  292. #endif /* __CONFIG_H */