mx51evk.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517
  1. /*
  2. * (C) Copyright 2009 Freescale Semiconductor, Inc.
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. #include <common.h>
  23. #include <asm/io.h>
  24. #include <asm/gpio.h>
  25. #include <asm/arch/imx-regs.h>
  26. #include <asm/arch/mx5x_pins.h>
  27. #include <asm/arch/iomux.h>
  28. #include <asm/errno.h>
  29. #include <asm/arch/sys_proto.h>
  30. #include <asm/arch/crm_regs.h>
  31. #include <asm/arch/clock.h>
  32. #include <asm/imx-common/mx5_video.h>
  33. #include <i2c.h>
  34. #include <mmc.h>
  35. #include <fsl_esdhc.h>
  36. #include <pmic.h>
  37. #include <fsl_pmic.h>
  38. #include <mc13892.h>
  39. #include <usb/ehci-fsl.h>
  40. DECLARE_GLOBAL_DATA_PTR;
  41. #ifdef CONFIG_FSL_ESDHC
  42. struct fsl_esdhc_cfg esdhc_cfg[2] = {
  43. {MMC_SDHC1_BASE_ADDR},
  44. {MMC_SDHC2_BASE_ADDR},
  45. };
  46. #endif
  47. int dram_init(void)
  48. {
  49. /* dram_init must store complete ramsize in gd->ram_size */
  50. gd->ram_size = get_ram_size((void *)CONFIG_SYS_SDRAM_BASE,
  51. PHYS_SDRAM_1_SIZE);
  52. return 0;
  53. }
  54. u32 get_board_rev(void)
  55. {
  56. u32 rev = get_cpu_rev();
  57. if (!gpio_get_value(IMX_GPIO_NR(1, 22)))
  58. rev |= BOARD_REV_2_0 << BOARD_VER_OFFSET;
  59. return rev;
  60. }
  61. static void setup_iomux_uart(void)
  62. {
  63. unsigned int pad = PAD_CTL_HYS_ENABLE | PAD_CTL_PKE_ENABLE |
  64. PAD_CTL_PUE_PULL | PAD_CTL_DRV_HIGH;
  65. mxc_request_iomux(MX51_PIN_UART1_RXD, IOMUX_CONFIG_ALT0);
  66. mxc_iomux_set_pad(MX51_PIN_UART1_RXD, pad | PAD_CTL_SRE_FAST);
  67. mxc_request_iomux(MX51_PIN_UART1_TXD, IOMUX_CONFIG_ALT0);
  68. mxc_iomux_set_pad(MX51_PIN_UART1_TXD, pad | PAD_CTL_SRE_FAST);
  69. mxc_request_iomux(MX51_PIN_UART1_RTS, IOMUX_CONFIG_ALT0);
  70. mxc_iomux_set_pad(MX51_PIN_UART1_RTS, pad);
  71. mxc_request_iomux(MX51_PIN_UART1_CTS, IOMUX_CONFIG_ALT0);
  72. mxc_iomux_set_pad(MX51_PIN_UART1_CTS, pad);
  73. }
  74. static void setup_iomux_fec(void)
  75. {
  76. /*FEC_MDIO*/
  77. mxc_request_iomux(MX51_PIN_EIM_EB2 , IOMUX_CONFIG_ALT3);
  78. mxc_iomux_set_pad(MX51_PIN_EIM_EB2 , 0x1FD);
  79. /*FEC_MDC*/
  80. mxc_request_iomux(MX51_PIN_NANDF_CS3, IOMUX_CONFIG_ALT2);
  81. mxc_iomux_set_pad(MX51_PIN_NANDF_CS3, 0x2004);
  82. /* FEC RDATA[3] */
  83. mxc_request_iomux(MX51_PIN_EIM_CS3, IOMUX_CONFIG_ALT3);
  84. mxc_iomux_set_pad(MX51_PIN_EIM_CS3, 0x180);
  85. /* FEC RDATA[2] */
  86. mxc_request_iomux(MX51_PIN_EIM_CS2, IOMUX_CONFIG_ALT3);
  87. mxc_iomux_set_pad(MX51_PIN_EIM_CS2, 0x180);
  88. /* FEC RDATA[1] */
  89. mxc_request_iomux(MX51_PIN_EIM_EB3, IOMUX_CONFIG_ALT3);
  90. mxc_iomux_set_pad(MX51_PIN_EIM_EB3, 0x180);
  91. /* FEC RDATA[0] */
  92. mxc_request_iomux(MX51_PIN_NANDF_D9, IOMUX_CONFIG_ALT2);
  93. mxc_iomux_set_pad(MX51_PIN_NANDF_D9, 0x2180);
  94. /* FEC TDATA[3] */
  95. mxc_request_iomux(MX51_PIN_NANDF_CS6, IOMUX_CONFIG_ALT2);
  96. mxc_iomux_set_pad(MX51_PIN_NANDF_CS6, 0x2004);
  97. /* FEC TDATA[2] */
  98. mxc_request_iomux(MX51_PIN_NANDF_CS5, IOMUX_CONFIG_ALT2);
  99. mxc_iomux_set_pad(MX51_PIN_NANDF_CS5, 0x2004);
  100. /* FEC TDATA[1] */
  101. mxc_request_iomux(MX51_PIN_NANDF_CS4, IOMUX_CONFIG_ALT2);
  102. mxc_iomux_set_pad(MX51_PIN_NANDF_CS4, 0x2004);
  103. /* FEC TDATA[0] */
  104. mxc_request_iomux(MX51_PIN_NANDF_D8, IOMUX_CONFIG_ALT2);
  105. mxc_iomux_set_pad(MX51_PIN_NANDF_D8, 0x2004);
  106. /* FEC TX_EN */
  107. mxc_request_iomux(MX51_PIN_NANDF_CS7, IOMUX_CONFIG_ALT1);
  108. mxc_iomux_set_pad(MX51_PIN_NANDF_CS7, 0x2004);
  109. /* FEC TX_ER */
  110. mxc_request_iomux(MX51_PIN_NANDF_CS2, IOMUX_CONFIG_ALT2);
  111. mxc_iomux_set_pad(MX51_PIN_NANDF_CS2, 0x2004);
  112. /* FEC TX_CLK */
  113. mxc_request_iomux(MX51_PIN_NANDF_RDY_INT, IOMUX_CONFIG_ALT1);
  114. mxc_iomux_set_pad(MX51_PIN_NANDF_RDY_INT, 0x2180);
  115. /* FEC TX_COL */
  116. mxc_request_iomux(MX51_PIN_NANDF_RB2, IOMUX_CONFIG_ALT1);
  117. mxc_iomux_set_pad(MX51_PIN_NANDF_RB2, 0x2180);
  118. /* FEC RX_CLK */
  119. mxc_request_iomux(MX51_PIN_NANDF_RB3, IOMUX_CONFIG_ALT1);
  120. mxc_iomux_set_pad(MX51_PIN_NANDF_RB3, 0x2180);
  121. /* FEC RX_CRS */
  122. mxc_request_iomux(MX51_PIN_EIM_CS5, IOMUX_CONFIG_ALT3);
  123. mxc_iomux_set_pad(MX51_PIN_EIM_CS5, 0x180);
  124. /* FEC RX_ER */
  125. mxc_request_iomux(MX51_PIN_EIM_CS4, IOMUX_CONFIG_ALT3);
  126. mxc_iomux_set_pad(MX51_PIN_EIM_CS4, 0x180);
  127. /* FEC RX_DV */
  128. mxc_request_iomux(MX51_PIN_NANDF_D11, IOMUX_CONFIG_ALT2);
  129. mxc_iomux_set_pad(MX51_PIN_NANDF_D11, 0x2180);
  130. }
  131. #ifdef CONFIG_MXC_SPI
  132. static void setup_iomux_spi(void)
  133. {
  134. /* 000: Select mux mode: ALT0 mux port: MOSI of instance: ecspi1 */
  135. mxc_request_iomux(MX51_PIN_CSPI1_MOSI, IOMUX_CONFIG_ALT0);
  136. mxc_iomux_set_pad(MX51_PIN_CSPI1_MOSI, 0x105);
  137. /* 000: Select mux mode: ALT0 mux port: MISO of instance: ecspi1. */
  138. mxc_request_iomux(MX51_PIN_CSPI1_MISO, IOMUX_CONFIG_ALT0);
  139. mxc_iomux_set_pad(MX51_PIN_CSPI1_MISO, 0x105);
  140. /* de-select SS1 of instance: ecspi1. */
  141. mxc_request_iomux(MX51_PIN_CSPI1_SS1, IOMUX_CONFIG_ALT3);
  142. mxc_iomux_set_pad(MX51_PIN_CSPI1_SS1, 0x85);
  143. /* 000: Select mux mode: ALT0 mux port: SS0 ecspi1 */
  144. mxc_request_iomux(MX51_PIN_CSPI1_SS0, IOMUX_CONFIG_ALT0);
  145. mxc_iomux_set_pad(MX51_PIN_CSPI1_SS0, 0x185);
  146. /* 000: Select mux mode: ALT0 mux port: RDY of instance: ecspi1. */
  147. mxc_request_iomux(MX51_PIN_CSPI1_RDY, IOMUX_CONFIG_ALT0);
  148. mxc_iomux_set_pad(MX51_PIN_CSPI1_RDY, 0x180);
  149. /* 000: Select mux mode: ALT0 mux port: SCLK of instance: ecspi1. */
  150. mxc_request_iomux(MX51_PIN_CSPI1_SCLK, IOMUX_CONFIG_ALT0);
  151. mxc_iomux_set_pad(MX51_PIN_CSPI1_SCLK, 0x105);
  152. }
  153. #endif
  154. #ifdef CONFIG_USB_EHCI_MX5
  155. #define MX51EVK_USBH1_HUB_RST IOMUX_TO_GPIO(MX51_PIN_GPIO1_7) /* GPIO1_7 */
  156. #define MX51EVK_USBH1_STP IOMUX_TO_GPIO(MX51_PIN_USBH1_STP) /* GPIO1_27 */
  157. #define MX51EVK_USB_CLK_EN_B IOMUX_TO_GPIO(MX51_PIN_EIM_D18) /* GPIO2_1 */
  158. #define MX51EVK_USB_PHY_RESET IOMUX_TO_GPIO(MX51_PIN_EIM_D21) /* GPIO2_5 */
  159. #define USBH1_PAD (PAD_CTL_SRE_FAST | PAD_CTL_DRV_HIGH | \
  160. PAD_CTL_100K_PU | PAD_CTL_PUE_PULL | \
  161. PAD_CTL_PKE_ENABLE | PAD_CTL_HYS_ENABLE)
  162. #define GPIO_PAD (PAD_CTL_DRV_HIGH | PAD_CTL_PKE_ENABLE | \
  163. PAD_CTL_SRE_FAST)
  164. #define NO_PAD (1 << 16)
  165. static void setup_usb_h1(void)
  166. {
  167. setup_iomux_usb_h1();
  168. /* GPIO_1_7 for USBH1 hub reset */
  169. mxc_request_iomux(MX51_PIN_GPIO1_7, IOMUX_CONFIG_ALT0);
  170. mxc_iomux_set_pad(MX51_PIN_GPIO1_7, NO_PAD);
  171. /* GPIO_2_1 */
  172. mxc_request_iomux(MX51_PIN_EIM_D17, IOMUX_CONFIG_ALT1);
  173. mxc_iomux_set_pad(MX51_PIN_EIM_D17, GPIO_PAD);
  174. /* GPIO_2_5 for USB PHY reset */
  175. mxc_request_iomux(MX51_PIN_EIM_D21, IOMUX_CONFIG_ALT1);
  176. mxc_iomux_set_pad(MX51_PIN_EIM_D21, GPIO_PAD);
  177. }
  178. int board_ehci_hcd_init(int port)
  179. {
  180. /* Set USBH1_STP to GPIO and toggle it */
  181. mxc_request_iomux(MX51_PIN_USBH1_STP, IOMUX_CONFIG_GPIO);
  182. mxc_iomux_set_pad(MX51_PIN_USBH1_STP, USBH1_PAD);
  183. gpio_direction_output(MX51EVK_USBH1_STP, 0);
  184. gpio_direction_output(MX51EVK_USB_PHY_RESET, 0);
  185. mdelay(10);
  186. gpio_set_value(MX51EVK_USBH1_STP, 1);
  187. /* Set back USBH1_STP to be function */
  188. mxc_request_iomux(MX51_PIN_USBH1_STP, IOMUX_CONFIG_ALT0);
  189. mxc_iomux_set_pad(MX51_PIN_USBH1_STP, USBH1_PAD);
  190. /* De-assert USB PHY RESETB */
  191. gpio_set_value(MX51EVK_USB_PHY_RESET, 1);
  192. /* Drive USB_CLK_EN_B line low */
  193. gpio_direction_output(MX51EVK_USB_CLK_EN_B, 0);
  194. /* Reset USB hub */
  195. gpio_direction_output(MX51EVK_USBH1_HUB_RST, 0);
  196. mdelay(2);
  197. gpio_set_value(MX51EVK_USBH1_HUB_RST, 1);
  198. return 0;
  199. }
  200. #endif
  201. static void power_init(void)
  202. {
  203. unsigned int val;
  204. struct mxc_ccm_reg *mxc_ccm = (struct mxc_ccm_reg *)MXC_CCM_BASE;
  205. struct pmic *p;
  206. pmic_init();
  207. p = get_pmic();
  208. /* Write needed to Power Gate 2 register */
  209. pmic_reg_read(p, REG_POWER_MISC, &val);
  210. val &= ~PWGT2SPIEN;
  211. pmic_reg_write(p, REG_POWER_MISC, val);
  212. /* Externally powered */
  213. pmic_reg_read(p, REG_CHARGE, &val);
  214. val |= ICHRG0 | ICHRG1 | ICHRG2 | ICHRG3 | CHGAUTOB;
  215. pmic_reg_write(p, REG_CHARGE, val);
  216. /* power up the system first */
  217. pmic_reg_write(p, REG_POWER_MISC, PWUP);
  218. /* Set core voltage to 1.1V */
  219. pmic_reg_read(p, REG_SW_0, &val);
  220. val = (val & ~SWx_VOLT_MASK) | SWx_1_100V;
  221. pmic_reg_write(p, REG_SW_0, val);
  222. /* Setup VCC (SW2) to 1.25 */
  223. pmic_reg_read(p, REG_SW_1, &val);
  224. val = (val & ~SWx_VOLT_MASK) | SWx_1_250V;
  225. pmic_reg_write(p, REG_SW_1, val);
  226. /* Setup 1V2_DIG1 (SW3) to 1.25 */
  227. pmic_reg_read(p, REG_SW_2, &val);
  228. val = (val & ~SWx_VOLT_MASK) | SWx_1_250V;
  229. pmic_reg_write(p, REG_SW_2, val);
  230. udelay(50);
  231. /* Raise the core frequency to 800MHz */
  232. writel(0x0, &mxc_ccm->cacrr);
  233. /* Set switchers in Auto in NORMAL mode & STANDBY mode */
  234. /* Setup the switcher mode for SW1 & SW2*/
  235. pmic_reg_read(p, REG_SW_4, &val);
  236. val = (val & ~((SWMODE_MASK << SWMODE1_SHIFT) |
  237. (SWMODE_MASK << SWMODE2_SHIFT)));
  238. val |= (SWMODE_AUTO_AUTO << SWMODE1_SHIFT) |
  239. (SWMODE_AUTO_AUTO << SWMODE2_SHIFT);
  240. pmic_reg_write(p, REG_SW_4, val);
  241. /* Setup the switcher mode for SW3 & SW4 */
  242. pmic_reg_read(p, REG_SW_5, &val);
  243. val = (val & ~((SWMODE_MASK << SWMODE3_SHIFT) |
  244. (SWMODE_MASK << SWMODE4_SHIFT)));
  245. val |= (SWMODE_AUTO_AUTO << SWMODE3_SHIFT) |
  246. (SWMODE_AUTO_AUTO << SWMODE4_SHIFT);
  247. pmic_reg_write(p, REG_SW_5, val);
  248. /* Set VDIG to 1.65V, VGEN3 to 1.8V, VCAM to 2.6V */
  249. pmic_reg_read(p, REG_SETTING_0, &val);
  250. val &= ~(VCAM_MASK | VGEN3_MASK | VDIG_MASK);
  251. val |= VDIG_1_65 | VGEN3_1_8 | VCAM_2_6;
  252. pmic_reg_write(p, REG_SETTING_0, val);
  253. /* Set VVIDEO to 2.775V, VAUDIO to 3V, VSD to 3.15V */
  254. pmic_reg_read(p, REG_SETTING_1, &val);
  255. val &= ~(VVIDEO_MASK | VSD_MASK | VAUDIO_MASK);
  256. val |= VSD_3_15 | VAUDIO_3_0 | VVIDEO_2_775;
  257. pmic_reg_write(p, REG_SETTING_1, val);
  258. /* Configure VGEN3 and VCAM regulators to use external PNP */
  259. val = VGEN3CONFIG | VCAMCONFIG;
  260. pmic_reg_write(p, REG_MODE_1, val);
  261. udelay(200);
  262. /* Enable VGEN3, VCAM, VAUDIO, VVIDEO, VSD regulators */
  263. val = VGEN3EN | VGEN3CONFIG | VCAMEN | VCAMCONFIG |
  264. VVIDEOEN | VAUDIOEN | VSDEN;
  265. pmic_reg_write(p, REG_MODE_1, val);
  266. mxc_request_iomux(MX51_PIN_EIM_A20, IOMUX_CONFIG_ALT1);
  267. gpio_direction_output(IMX_GPIO_NR(2, 14), 0);
  268. udelay(500);
  269. gpio_set_value(IMX_GPIO_NR(2, 14), 1);
  270. }
  271. #ifdef CONFIG_FSL_ESDHC
  272. int board_mmc_getcd(struct mmc *mmc)
  273. {
  274. struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
  275. int ret;
  276. mxc_request_iomux(MX51_PIN_GPIO1_0, IOMUX_CONFIG_ALT1);
  277. gpio_direction_input(IMX_GPIO_NR(1, 0));
  278. mxc_request_iomux(MX51_PIN_GPIO1_6, IOMUX_CONFIG_ALT0);
  279. gpio_direction_input(IMX_GPIO_NR(1, 6));
  280. if (cfg->esdhc_base == MMC_SDHC1_BASE_ADDR)
  281. ret = !gpio_get_value(IMX_GPIO_NR(1, 0));
  282. else
  283. ret = !gpio_get_value(IMX_GPIO_NR(1, 6));
  284. return ret;
  285. }
  286. int board_mmc_init(bd_t *bis)
  287. {
  288. u32 index;
  289. s32 status = 0;
  290. esdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC_CLK);
  291. esdhc_cfg[1].sdhc_clk = mxc_get_clock(MXC_ESDHC2_CLK);
  292. for (index = 0; index < CONFIG_SYS_FSL_ESDHC_NUM;
  293. index++) {
  294. switch (index) {
  295. case 0:
  296. mxc_request_iomux(MX51_PIN_SD1_CMD,
  297. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  298. mxc_request_iomux(MX51_PIN_SD1_CLK,
  299. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  300. mxc_request_iomux(MX51_PIN_SD1_DATA0,
  301. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  302. mxc_request_iomux(MX51_PIN_SD1_DATA1,
  303. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  304. mxc_request_iomux(MX51_PIN_SD1_DATA2,
  305. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  306. mxc_request_iomux(MX51_PIN_SD1_DATA3,
  307. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  308. mxc_iomux_set_pad(MX51_PIN_SD1_CMD,
  309. PAD_CTL_DRV_MAX | PAD_CTL_DRV_VOT_HIGH |
  310. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU |
  311. PAD_CTL_PUE_PULL |
  312. PAD_CTL_PKE_ENABLE | PAD_CTL_SRE_FAST);
  313. mxc_iomux_set_pad(MX51_PIN_SD1_CLK,
  314. PAD_CTL_DRV_MAX | PAD_CTL_DRV_VOT_HIGH |
  315. PAD_CTL_HYS_NONE | PAD_CTL_47K_PU |
  316. PAD_CTL_PUE_PULL |
  317. PAD_CTL_PKE_ENABLE | PAD_CTL_SRE_FAST);
  318. mxc_iomux_set_pad(MX51_PIN_SD1_DATA0,
  319. PAD_CTL_DRV_MAX | PAD_CTL_DRV_VOT_HIGH |
  320. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU |
  321. PAD_CTL_PUE_PULL |
  322. PAD_CTL_PKE_ENABLE | PAD_CTL_SRE_FAST);
  323. mxc_iomux_set_pad(MX51_PIN_SD1_DATA1,
  324. PAD_CTL_DRV_MAX | PAD_CTL_DRV_VOT_HIGH |
  325. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU |
  326. PAD_CTL_PUE_PULL |
  327. PAD_CTL_PKE_ENABLE | PAD_CTL_SRE_FAST);
  328. mxc_iomux_set_pad(MX51_PIN_SD1_DATA2,
  329. PAD_CTL_DRV_MAX | PAD_CTL_DRV_VOT_HIGH |
  330. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU |
  331. PAD_CTL_PUE_PULL |
  332. PAD_CTL_PKE_ENABLE | PAD_CTL_SRE_FAST);
  333. mxc_iomux_set_pad(MX51_PIN_SD1_DATA3,
  334. PAD_CTL_DRV_MAX | PAD_CTL_DRV_VOT_HIGH |
  335. PAD_CTL_HYS_ENABLE | PAD_CTL_100K_PD |
  336. PAD_CTL_PUE_PULL |
  337. PAD_CTL_PKE_ENABLE | PAD_CTL_SRE_FAST);
  338. mxc_request_iomux(MX51_PIN_GPIO1_0,
  339. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  340. mxc_iomux_set_pad(MX51_PIN_GPIO1_0,
  341. PAD_CTL_HYS_ENABLE);
  342. mxc_request_iomux(MX51_PIN_GPIO1_1,
  343. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  344. mxc_iomux_set_pad(MX51_PIN_GPIO1_1,
  345. PAD_CTL_HYS_ENABLE);
  346. break;
  347. case 1:
  348. mxc_request_iomux(MX51_PIN_SD2_CMD,
  349. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  350. mxc_request_iomux(MX51_PIN_SD2_CLK,
  351. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  352. mxc_request_iomux(MX51_PIN_SD2_DATA0,
  353. IOMUX_CONFIG_ALT0);
  354. mxc_request_iomux(MX51_PIN_SD2_DATA1,
  355. IOMUX_CONFIG_ALT0);
  356. mxc_request_iomux(MX51_PIN_SD2_DATA2,
  357. IOMUX_CONFIG_ALT0);
  358. mxc_request_iomux(MX51_PIN_SD2_DATA3,
  359. IOMUX_CONFIG_ALT0);
  360. mxc_iomux_set_pad(MX51_PIN_SD2_CMD,
  361. PAD_CTL_DRV_MAX | PAD_CTL_22K_PU |
  362. PAD_CTL_SRE_FAST);
  363. mxc_iomux_set_pad(MX51_PIN_SD2_CLK,
  364. PAD_CTL_DRV_MAX | PAD_CTL_22K_PU |
  365. PAD_CTL_SRE_FAST);
  366. mxc_iomux_set_pad(MX51_PIN_SD2_DATA0,
  367. PAD_CTL_DRV_MAX | PAD_CTL_22K_PU |
  368. PAD_CTL_SRE_FAST);
  369. mxc_iomux_set_pad(MX51_PIN_SD2_DATA1,
  370. PAD_CTL_DRV_MAX | PAD_CTL_22K_PU |
  371. PAD_CTL_SRE_FAST);
  372. mxc_iomux_set_pad(MX51_PIN_SD2_DATA2,
  373. PAD_CTL_DRV_MAX | PAD_CTL_22K_PU |
  374. PAD_CTL_SRE_FAST);
  375. mxc_iomux_set_pad(MX51_PIN_SD2_DATA3,
  376. PAD_CTL_DRV_MAX | PAD_CTL_22K_PU |
  377. PAD_CTL_SRE_FAST);
  378. mxc_request_iomux(MX51_PIN_SD2_CMD,
  379. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  380. mxc_request_iomux(MX51_PIN_GPIO1_6,
  381. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  382. mxc_iomux_set_pad(MX51_PIN_GPIO1_6,
  383. PAD_CTL_HYS_ENABLE);
  384. mxc_request_iomux(MX51_PIN_GPIO1_5,
  385. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  386. mxc_iomux_set_pad(MX51_PIN_GPIO1_5,
  387. PAD_CTL_HYS_ENABLE);
  388. break;
  389. default:
  390. printf("Warning: you configured more ESDHC controller"
  391. "(%d) as supported by the board(2)\n",
  392. CONFIG_SYS_FSL_ESDHC_NUM);
  393. return status;
  394. }
  395. status |= fsl_esdhc_initialize(bis, &esdhc_cfg[index]);
  396. }
  397. return status;
  398. }
  399. #endif
  400. int board_early_init_f(void)
  401. {
  402. setup_iomux_uart();
  403. setup_iomux_fec();
  404. #ifdef CONFIG_USB_EHCI_MX5
  405. setup_usb_h1();
  406. #endif
  407. setup_iomux_lcd();
  408. return 0;
  409. }
  410. int board_init(void)
  411. {
  412. /* address of boot parameters */
  413. gd->bd->bi_boot_params = PHYS_SDRAM_1 + 0x100;
  414. lcd_enable();
  415. return 0;
  416. }
  417. #ifdef CONFIG_BOARD_LATE_INIT
  418. int board_late_init(void)
  419. {
  420. #ifdef CONFIG_MXC_SPI
  421. setup_iomux_spi();
  422. power_init();
  423. #endif
  424. return 0;
  425. }
  426. #endif
  427. /*
  428. * Do not overwrite the console
  429. * Use always serial for U-Boot console
  430. */
  431. int overwrite_console(void)
  432. {
  433. return 1;
  434. }
  435. int checkboard(void)
  436. {
  437. puts("Board: MX51EVK\n");
  438. return 0;
  439. }