mpc8572ds.c 9.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364
  1. /*
  2. * Copyright 2007-2010 Freescale Semiconductor, Inc.
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. #include <common.h>
  23. #include <command.h>
  24. #include <pci.h>
  25. #include <asm/processor.h>
  26. #include <asm/mmu.h>
  27. #include <asm/cache.h>
  28. #include <asm/immap_85xx.h>
  29. #include <asm/fsl_pci.h>
  30. #include <asm/fsl_ddr_sdram.h>
  31. #include <asm/io.h>
  32. #include <asm/fsl_serdes.h>
  33. #include <miiphy.h>
  34. #include <libfdt.h>
  35. #include <fdt_support.h>
  36. #include <tsec.h>
  37. #include <netdev.h>
  38. #include "../common/sgmii_riser.h"
  39. long int fixed_sdram(void);
  40. int checkboard (void)
  41. {
  42. u8 vboot;
  43. u8 *pixis_base = (u8 *)PIXIS_BASE;
  44. puts ("Board: MPC8572DS ");
  45. #ifdef CONFIG_PHYS_64BIT
  46. puts ("(36-bit addrmap) ");
  47. #endif
  48. printf ("Sys ID: 0x%02x, "
  49. "Sys Ver: 0x%02x, FPGA Ver: 0x%02x, ",
  50. in_8(pixis_base + PIXIS_ID), in_8(pixis_base + PIXIS_VER),
  51. in_8(pixis_base + PIXIS_PVER));
  52. vboot = in_8(pixis_base + PIXIS_VBOOT);
  53. switch ((vboot & PIXIS_VBOOT_LBMAP) >> 6) {
  54. case PIXIS_VBOOT_LBMAP_NOR0:
  55. puts ("vBank: 0\n");
  56. break;
  57. case PIXIS_VBOOT_LBMAP_PJET:
  58. puts ("Promjet\n");
  59. break;
  60. case PIXIS_VBOOT_LBMAP_NAND:
  61. puts ("NAND\n");
  62. break;
  63. case PIXIS_VBOOT_LBMAP_NOR1:
  64. puts ("vBank: 1\n");
  65. break;
  66. }
  67. return 0;
  68. }
  69. phys_size_t initdram(int board_type)
  70. {
  71. phys_size_t dram_size = 0;
  72. puts("Initializing....");
  73. #ifdef CONFIG_SPD_EEPROM
  74. dram_size = fsl_ddr_sdram();
  75. #else
  76. dram_size = fixed_sdram();
  77. #endif
  78. dram_size = setup_ddr_tlbs(dram_size / 0x100000);
  79. dram_size *= 0x100000;
  80. puts(" DDR: ");
  81. return dram_size;
  82. }
  83. #if !defined(CONFIG_SPD_EEPROM)
  84. /*
  85. * Fixed sdram init -- doesn't use serial presence detect.
  86. */
  87. phys_size_t fixed_sdram (void)
  88. {
  89. volatile immap_t *immap = (immap_t *)CONFIG_SYS_IMMR;
  90. volatile ccsr_ddr_t *ddr= &immap->im_ddr;
  91. uint d_init;
  92. ddr->cs0_bnds = CONFIG_SYS_DDR_CS0_BNDS;
  93. ddr->cs0_config = CONFIG_SYS_DDR_CS0_CONFIG;
  94. ddr->timing_cfg_3 = CONFIG_SYS_DDR_TIMING_3;
  95. ddr->timing_cfg_0 = CONFIG_SYS_DDR_TIMING_0;
  96. ddr->timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1;
  97. ddr->timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2;
  98. ddr->sdram_mode = CONFIG_SYS_DDR_MODE_1;
  99. ddr->sdram_mode_2 = CONFIG_SYS_DDR_MODE_2;
  100. ddr->sdram_interval = CONFIG_SYS_DDR_INTERVAL;
  101. ddr->sdram_data_init = CONFIG_SYS_DDR_DATA_INIT;
  102. ddr->sdram_clk_cntl = CONFIG_SYS_DDR_CLK_CTRL;
  103. ddr->sdram_cfg_2 = CONFIG_SYS_DDR_CONTROL2;
  104. #if defined (CONFIG_DDR_ECC)
  105. ddr->err_int_en = CONFIG_SYS_DDR_ERR_INT_EN;
  106. ddr->err_disable = CONFIG_SYS_DDR_ERR_DIS;
  107. ddr->err_sbe = CONFIG_SYS_DDR_SBE;
  108. #endif
  109. asm("sync;isync");
  110. udelay(500);
  111. ddr->sdram_cfg = CONFIG_SYS_DDR_CONTROL;
  112. #if defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
  113. d_init = 1;
  114. debug("DDR - 1st controller: memory initializing\n");
  115. /*
  116. * Poll until memory is initialized.
  117. * 512 Meg at 400 might hit this 200 times or so.
  118. */
  119. while ((ddr->sdram_cfg_2 & (d_init << 4)) != 0) {
  120. udelay(1000);
  121. }
  122. debug("DDR: memory initialized\n\n");
  123. asm("sync; isync");
  124. udelay(500);
  125. #endif
  126. return 512 * 1024 * 1024;
  127. }
  128. #endif
  129. #ifdef CONFIG_PCIE1
  130. static struct pci_controller pcie1_hose;
  131. #endif
  132. #ifdef CONFIG_PCIE2
  133. static struct pci_controller pcie2_hose;
  134. #endif
  135. #ifdef CONFIG_PCIE3
  136. static struct pci_controller pcie3_hose;
  137. #endif
  138. #ifdef CONFIG_PCI
  139. void pci_init_board(void)
  140. {
  141. volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  142. struct fsl_pci_info pci_info[3];
  143. u32 devdisr, pordevsr, io_sel, temp32;
  144. int first_free_busno = 0;
  145. int num = 0;
  146. int pcie_ep, pcie_configured;
  147. devdisr = in_be32(&gur->devdisr);
  148. pordevsr = in_be32(&gur->pordevsr);
  149. io_sel = (pordevsr & MPC85xx_PORDEVSR_IO_SEL) >> 19;
  150. debug (" pci_init_board: devdisr=%x, io_sel=%x\n", devdisr, io_sel);
  151. if (!(pordevsr & MPC85xx_PORDEVSR_SGMII1_DIS))
  152. printf("eTSEC1 is in sgmii mode.\n");
  153. if (!(pordevsr & MPC85xx_PORDEVSR_SGMII2_DIS))
  154. printf("eTSEC2 is in sgmii mode.\n");
  155. if (!(pordevsr & MPC85xx_PORDEVSR_SGMII3_DIS))
  156. printf("eTSEC3 is in sgmii mode.\n");
  157. if (!(pordevsr & MPC85xx_PORDEVSR_SGMII4_DIS))
  158. printf("eTSEC4 is in sgmii mode.\n");
  159. puts("\n");
  160. #ifdef CONFIG_PCIE3
  161. pcie_configured = is_serdes_configured(PCIE3);
  162. if (pcie_configured && !(devdisr & MPC85xx_DEVDISR_PCIE3)){
  163. SET_STD_PCIE_INFO(pci_info[num], 3);
  164. pcie_ep = fsl_setup_hose(&pcie3_hose, pci_info[num].regs);
  165. printf("PCIE3: connected to ULI as %s (base addr %lx)\n",
  166. pcie_ep ? "Endpoint" : "Root Complex",
  167. pci_info[num].regs);
  168. first_free_busno = fsl_pci_init_port(&pci_info[num++],
  169. &pcie3_hose, first_free_busno);
  170. /*
  171. * Activate ULI1575 legacy chip by performing a fake
  172. * memory access. Needed to make ULI RTC work.
  173. * Device 1d has the first on-board memory BAR.
  174. */
  175. pci_hose_read_config_dword(&pcie3_hose, PCI_BDF(2, 0x1d, 0),
  176. PCI_BASE_ADDRESS_1, &temp32);
  177. if (temp32 >= CONFIG_SYS_PCIE3_MEM_BUS) {
  178. void *p = pci_mem_to_virt(PCI_BDF(2, 0x1d, 0),
  179. temp32, 4, 0);
  180. debug(" uli1572 read to %p\n", p);
  181. in_be32(p);
  182. }
  183. } else {
  184. printf("PCIE3: disabled\n");
  185. }
  186. puts("\n");
  187. #else
  188. setbits_be32(&gur->devdisr, MPC85xx_DEVDISR_PCIE3); /* disable */
  189. #endif
  190. #ifdef CONFIG_PCIE2
  191. pcie_configured = is_serdes_configured(PCIE2);
  192. if (pcie_configured && !(devdisr & MPC85xx_DEVDISR_PCIE2)){
  193. SET_STD_PCIE_INFO(pci_info[num], 2);
  194. pcie_ep = fsl_setup_hose(&pcie2_hose, pci_info[num].regs);
  195. printf("PCIE2: connected to Slot 1 as %s (base addr %lx)\n",
  196. pcie_ep ? "Endpoint" : "Root Complex",
  197. pci_info[num].regs);
  198. first_free_busno = fsl_pci_init_port(&pci_info[num++],
  199. &pcie2_hose, first_free_busno);
  200. } else {
  201. printf("PCIE2: disabled\n");
  202. }
  203. puts("\n");
  204. #else
  205. setbits_be32(&gur->devdisr, MPC85xx_DEVDISR_PCIE2); /* disable */
  206. #endif
  207. #ifdef CONFIG_PCIE1
  208. pcie_configured = is_serdes_configured(PCIE1);
  209. if (pcie_configured && !(devdisr & MPC85xx_DEVDISR_PCIE)){
  210. SET_STD_PCIE_INFO(pci_info[num], 1);
  211. pcie_ep = fsl_setup_hose(&pcie1_hose, pci_info[num].regs);
  212. printf("PCIE1: connected to Slot 2 as %s (base addr %lx)\n",
  213. pcie_ep ? "Endpoint" : "Root Complex",
  214. pci_info[num].regs);
  215. first_free_busno = fsl_pci_init_port(&pci_info[num++],
  216. &pcie1_hose, first_free_busno);
  217. } else {
  218. printf("PCIE1: disabled\n");
  219. }
  220. puts("\n");
  221. #else
  222. setbits_be32(&gur->devdisr, MPC85xx_DEVDISR_PCIE); /* disable */
  223. #endif
  224. }
  225. #endif
  226. int board_early_init_r(void)
  227. {
  228. const unsigned int flashbase = CONFIG_SYS_FLASH_BASE;
  229. const u8 flash_esel = find_tlb_idx((void *)flashbase, 1);
  230. /*
  231. * Remap Boot flash + PROMJET region to caching-inhibited
  232. * so that flash can be erased properly.
  233. */
  234. /* Flush d-cache and invalidate i-cache of any FLASH data */
  235. flush_dcache();
  236. invalidate_icache();
  237. /* invalidate existing TLB entry for flash + promjet */
  238. disable_tlb(flash_esel);
  239. set_tlb(1, flashbase, CONFIG_SYS_FLASH_BASE_PHYS, /* tlb, epn, rpn */
  240. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, /* perms, wimge */
  241. 0, flash_esel, BOOKE_PAGESZ_256M, 1); /* ts, esel, tsize, iprot */
  242. return 0;
  243. }
  244. #ifdef CONFIG_TSEC_ENET
  245. int board_eth_init(bd_t *bis)
  246. {
  247. struct tsec_info_struct tsec_info[4];
  248. volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  249. int num = 0;
  250. #ifdef CONFIG_TSEC1
  251. SET_STD_TSEC_INFO(tsec_info[num], 1);
  252. if (!(gur->pordevsr & MPC85xx_PORDEVSR_SGMII1_DIS))
  253. tsec_info[num].flags |= TSEC_SGMII;
  254. num++;
  255. #endif
  256. #ifdef CONFIG_TSEC2
  257. SET_STD_TSEC_INFO(tsec_info[num], 2);
  258. if (!(gur->pordevsr & MPC85xx_PORDEVSR_SGMII2_DIS))
  259. tsec_info[num].flags |= TSEC_SGMII;
  260. num++;
  261. #endif
  262. #ifdef CONFIG_TSEC3
  263. SET_STD_TSEC_INFO(tsec_info[num], 3);
  264. if (!(gur->pordevsr & MPC85xx_PORDEVSR_SGMII3_DIS))
  265. tsec_info[num].flags |= TSEC_SGMII;
  266. num++;
  267. #endif
  268. #ifdef CONFIG_TSEC4
  269. SET_STD_TSEC_INFO(tsec_info[num], 4);
  270. if (!(gur->pordevsr & MPC85xx_PORDEVSR_SGMII4_DIS))
  271. tsec_info[num].flags |= TSEC_SGMII;
  272. num++;
  273. #endif
  274. if (!num) {
  275. printf("No TSECs initialized\n");
  276. return 0;
  277. }
  278. #ifdef CONFIG_FSL_SGMII_RISER
  279. fsl_sgmii_riser_init(tsec_info, num);
  280. #endif
  281. tsec_eth_init(bis, tsec_info, num);
  282. return pci_eth_init(bis);
  283. }
  284. #endif
  285. #if defined(CONFIG_OF_BOARD_SETUP)
  286. void ft_board_setup(void *blob, bd_t *bd)
  287. {
  288. phys_addr_t base;
  289. phys_size_t size;
  290. ft_cpu_setup(blob, bd);
  291. base = getenv_bootm_low();
  292. size = getenv_bootm_size();
  293. fdt_fixup_memory(blob, (u64)base, (u64)size);
  294. FT_FSL_PCI_SETUP;
  295. #ifdef CONFIG_FSL_SGMII_RISER
  296. fsl_sgmii_riser_fdt_fixup(blob);
  297. #endif
  298. }
  299. #endif
  300. #ifdef CONFIG_MP
  301. extern void cpu_mp_lmb_reserve(struct lmb *lmb);
  302. void board_lmb_reserve(struct lmb *lmb)
  303. {
  304. cpu_mp_lmb_reserve(lmb);
  305. }
  306. #endif