FADS860T.h 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480
  1. /*
  2. * A collection of structures, addresses, and values associated with
  3. * the Motorola 860T FADS board. Copied from the MBX stuff.
  4. * Magnus Damm added defines for 8xxrom and extended bd_info.
  5. * Helmut Buchsbaum added bitvalues for BCSRx
  6. *
  7. * Copyright (c) 1998 Dan Malek (dmalek@jlc.net)
  8. */
  9. /*
  10. * 1999-nov-26: The FADS is using the following physical memorymap:
  11. *
  12. * ff020000 -> ff02ffff : pcmcia
  13. * ff010000 -> ff01ffff : BCSR connected to CS1, setup by 8xxrom
  14. * ff000000 -> ff00ffff : IMAP internal in the cpu
  15. * fe000000 -> ffnnnnnn : flash connected to CS0, setup by 8xxrom
  16. * 00000000 -> nnnnnnnn : sdram/dram setup by 8xxrom
  17. */
  18. /* ------------------------------------------------------------------------- */
  19. /*
  20. * board/config.h - configuration options, board specific
  21. */
  22. #ifndef __CONFIG_H
  23. #define __CONFIG_H
  24. /*
  25. * High Level Configuration Options
  26. * (easy to change)
  27. */
  28. #include <mpc8xx_irq.h>
  29. #define CONFIG_MPC860 1
  30. #define CONFIG_MPC860T 1
  31. #define CONFIG_FADS 1
  32. #define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
  33. #undef CONFIG_8xx_CONS_SMC2
  34. #undef CONFIG_8xx_CONS_NONE
  35. #define CONFIG_BAUDRATE 9600
  36. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  37. #if 0
  38. #define MPC8XX_FACT 10 /* Multiply by 10 */
  39. #define MPC8XX_XIN 5000000 /* 5 MHz in */
  40. #else
  41. #define MPC8XX_FACT 12 /* Multiply by 12 */
  42. #define MPC8XX_XIN 4000000 /* 4 MHz in */
  43. #define MPC8XX_HZ ((MPC8XX_XIN) * (MPC8XX_FACT))
  44. #endif
  45. #define CONFIG_CLOCKS_IN_MHZ 1 /* clocks passsed to Linux in MHz */
  46. #if 1
  47. #define CONFIG_BOOTDELAY -1 /* autoboot disabled */
  48. #else
  49. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  50. #endif
  51. #define CONFIG_BOOTCOMMAND "bootm 2800100" /* autoboot command */
  52. #define CONFIG_BOOTARGS ""
  53. #undef CONFIG_WATCHDOG /* watchdog disabled */
  54. /* ATA / IDE and partition support */
  55. #define CONFIG_MAC_PARTITION 1
  56. #define CONFIG_DOS_PARTITION 1
  57. #define CONFIG_ISO_PARTITION 1
  58. #undef CONFIG_ATAPI
  59. #define CONFIG_IDE_8xx_PCCARD 1 /* Use IDE with PC Card Adapter */
  60. #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
  61. #undef CONFIG_IDE_LED /* LED for ide not supported */
  62. #undef CONFIG_IDE_RESET /* reset for ide not supported */
  63. /* choose SCC1 ethernet (10BASET on motherboard)
  64. * or FEC ethernet (10/100 on daughterboard)
  65. */
  66. #if 1
  67. #define CONFIG_SCC1_ENET 1 /* use SCC1 ethernet */
  68. #undef CONFIG_FEC_ENET /* disable FEC ethernet */
  69. #else
  70. #undef CONFIG_SCC1_ENET /* disable SCC1 ethernet */
  71. #define CONFIG_FEC_ENET 1 /* use FEC ethernet */
  72. #define CFG_DISCOVER_PHY
  73. #endif
  74. #if defined(CONFIG_SCC1_ENET) && defined(CONFIG_FEC_ENET)
  75. #error Both CONFIG_SCC1_ENET and CONFIG_FEC_ENET configured
  76. #endif
  77. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  78. #include <cmd_confdefs.h>
  79. /*
  80. * Miscellaneous configurable options
  81. */
  82. #undef CFG_LONGHELP /* undef to save memory */
  83. #define CFG_PROMPT "=>" /* Monitor Command Prompt */
  84. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  85. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  86. #else
  87. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  88. #endif
  89. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  90. #define CFG_MAXARGS 16 /* max number of command args */
  91. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  92. #define CFG_MEMTEST_START 0x0100000 /* memtest works on */
  93. #define CFG_MEMTEST_END 0x0400000 /* 1 ... 4 MB in DRAM */
  94. #define CFG_LOAD_ADDR 0x00100000
  95. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  96. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  97. /*
  98. * Low Level Configuration Settings
  99. * (address mappings, register initial values, etc.)
  100. * You should know what you are doing if you make changes here.
  101. */
  102. /*-----------------------------------------------------------------------
  103. * Internal Memory Mapped Register
  104. */
  105. #define CFG_IMMR 0xFF000000
  106. #define CFG_IMMR_SIZE ((uint)(64 * 1024))
  107. /*-----------------------------------------------------------------------
  108. * Definitions for initial stack pointer and data area (in DPRAM)
  109. */
  110. #define CFG_INIT_RAM_ADDR CFG_IMMR
  111. #define CFG_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
  112. #define CFG_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
  113. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  114. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  115. /*-----------------------------------------------------------------------
  116. * Start addresses for the final memory configuration
  117. * (Set up by the startup code)
  118. * Please note that CFG_SDRAM_BASE _must_ start at 0
  119. */
  120. #define CFG_SDRAM_BASE 0x00000000
  121. #define CFG_FLASH_BASE 0x02800000
  122. #define CFG_FLASH_SIZE ((uint)(8 * 1024 * 1024)) /* max 8Mbyte */
  123. #define CFG_MONITOR_LEN (272 << 10) /* Reserve 272 kB for Monitor */
  124. #define CFG_MONITOR_BASE CFG_FLASH_BASE
  125. #define CFG_MALLOC_LEN (384 << 10) /* Reserve 384 kB for malloc() */
  126. /*
  127. * For booting Linux, the board info and command line data
  128. * have to be in the first 8 MB of memory, since this is
  129. * the maximum mapped by the Linux kernel during initialization.
  130. */
  131. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  132. /*-----------------------------------------------------------------------
  133. * FLASH organization
  134. */
  135. #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
  136. #define CFG_MAX_FLASH_SECT 16 /* max number of sectors on one chip */
  137. #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  138. #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  139. #define CFG_ENV_IS_IN_FLASH 1
  140. #define CFG_ENV_OFFSET 0x00040000
  141. #define CFG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
  142. #define CFG_ENV_SECT_SIZE 0x40000 /* see README - env sector total size */
  143. /*-----------------------------------------------------------------------
  144. * Cache Configuration
  145. */
  146. #define CFG_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
  147. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  148. #define CFG_CACHELINE_SHIFT 4 /* log base 2 of the above value */
  149. #endif
  150. /*-----------------------------------------------------------------------
  151. * SYPCR - System Protection Control 11-9
  152. * SYPCR can only be written once after reset!
  153. *-----------------------------------------------------------------------
  154. * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
  155. */
  156. #if defined(CONFIG_WATCHDOG)
  157. #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
  158. SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
  159. #else
  160. #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
  161. #endif
  162. /*-----------------------------------------------------------------------
  163. * SIUMCR - SIU Module Configuration 11-6
  164. *-----------------------------------------------------------------------
  165. * PCMCIA config., multi-function pin tri-state
  166. */
  167. #define CFG_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
  168. /*-----------------------------------------------------------------------
  169. * TBSCR - Time Base Status and Control 11-26
  170. *-----------------------------------------------------------------------
  171. * Clear Reference Interrupt Status, Timebase freezing enabled
  172. */
  173. #define CFG_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBE)
  174. /*-----------------------------------------------------------------------
  175. * PISCR - Periodic Interrupt Status and Control 11-31
  176. *-----------------------------------------------------------------------
  177. * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
  178. */
  179. #define CFG_PISCR (PISCR_PS | PISCR_PITF)
  180. /*-----------------------------------------------------------------------
  181. * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
  182. *-----------------------------------------------------------------------
  183. * set the PLL, the low-power modes and the reset control (15-29)
  184. */
  185. #define CFG_PLPRCR (((MPC8XX_FACT-1) << PLPRCR_MF_SHIFT) | \
  186. PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST)
  187. /*-----------------------------------------------------------------------
  188. * SCCR - System Clock and reset Control Register 15-27
  189. *-----------------------------------------------------------------------
  190. * Set clock output, timebase and RTC source and divider,
  191. * power management and some other internal clocks
  192. */
  193. #define SCCR_MASK SCCR_EBDF11
  194. #define CFG_SCCR (SCCR_TBS|SCCR_COM00|SCCR_DFSYNC00|SCCR_DFBRG00|SCCR_DFNL000|SCCR_DFNH000|SCCR_DFLCD000|SCCR_DFALCD00)
  195. /*-----------------------------------------------------------------------
  196. *
  197. *-----------------------------------------------------------------------
  198. *
  199. */
  200. #define CFG_DER 0
  201. /* Because of the way the 860 starts up and assigns CS0 the
  202. * entire address space, we have to set the memory controller
  203. * differently. Normally, you write the option register
  204. * first, and then enable the chip select by writing the
  205. * base register. For CS0, you must write the base register
  206. * first, followed by the option register.
  207. */
  208. /*
  209. * Init Memory Controller:
  210. *
  211. * BR0/1 and OR0/1 (FLASH)
  212. */
  213. /* the other CS:s are determined by looking at parameters in BCSRx */
  214. #define BCSR_ADDR ((uint) 0xFF010000)
  215. #define BCSR_SIZE ((uint)(64 * 1024))
  216. #define CFG_REMAP_OR_AM 0x80000000 /* OR addr mask */
  217. #define CFG_PRELIM_OR_AM 0xFF800000 /* OR addr mask */
  218. /* FLASH timing: ACS = 10, TRLX = 1, CSNT = 1, SCY = 3, EHTR = 0 */
  219. #define CFG_OR_TIMING_FLASH (OR_CSNT_SAM | OR_ACS_DIV4 | OR_BI | OR_SCY_3_CLK | OR_TRLX)
  220. #define CFG_OR0_REMAP (CFG_REMAP_OR_AM | CFG_OR_TIMING_FLASH)
  221. #ifdef USE_REAL_FLASH_VALUES
  222. /*
  223. * These values fit our FADS860T ...
  224. * The "default" behaviour with 1Mbyte initial doesn't work for us!
  225. */
  226. #define CFG_OR0_PRELIM 0x0FFC00D34 /* Real values for the board */
  227. #define CFG_BR0_PRELIM 0x02800001 /* Real values for the board */
  228. #else
  229. #define CFG_OR0_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_FLASH) /* 8 Mbyte until detected */
  230. #define CFG_BR0_PRELIM ((CFG_FLASH_BASE & BR_BA_MSK) | BR_V )
  231. #endif
  232. /* BCSRx - Board Control and Status Registers */
  233. #define CFG_OR1_REMAP CFG_OR0_REMAP
  234. #define CFG_OR1_PRELIM 0xffff8110 /* 64Kbyte address space */
  235. #define CFG_BR1_PRELIM ((BCSR_ADDR) | BR_V )
  236. /*
  237. * Memory Periodic Timer Prescaler
  238. */
  239. /* periodic timer for refresh */
  240. #define CFG_MAMR_PTA 97 /* start with divider for 100 MHz */
  241. /* refresh rate 15.6 us (= 64 ms / 4K = 62.4 / quad bursts) for <= 128 MBit */
  242. #define CFG_MPTPR_2BK_4K MPTPR_PTP_DIV16 /* setting for 2 banks */
  243. #define CFG_MPTPR_1BK_4K MPTPR_PTP_DIV32 /* setting for 1 bank */
  244. /* refresh rate 7.8 us (= 64 ms / 8K = 31.2 / quad bursts) for 256 MBit */
  245. #define CFG_MPTPR_2BK_8K MPTPR_PTP_DIV8 /* setting for 2 banks */
  246. #define CFG_MPTPR_1BK_8K MPTPR_PTP_DIV16 /* setting for 1 bank */
  247. /*
  248. * MAMR settings for SDRAM
  249. */
  250. /* 8 column SDRAM */
  251. #define CFG_MAMR_8COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  252. MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \
  253. MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
  254. /* 9 column SDRAM */
  255. #define CFG_MAMR_9COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  256. MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \
  257. MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
  258. #define CFG_MAMR 0x13a01114
  259. /*
  260. * Internal Definitions
  261. *
  262. * Boot Flags
  263. */
  264. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  265. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  266. /* values according to the manual */
  267. #define PCMCIA_MEM_ADDR ((uint)0xff020000)
  268. #define PCMCIA_MEM_SIZE ((uint)(64 * 1024))
  269. #define BCSR0 ((uint) (BCSR_ADDR + 00))
  270. #define BCSR1 ((uint) (BCSR_ADDR + 0x04))
  271. #define BCSR2 ((uint) (BCSR_ADDR + 0x08))
  272. #define BCSR3 ((uint) (BCSR_ADDR + 0x0c))
  273. #define BCSR4 ((uint) (BCSR_ADDR + 0x10))
  274. /* FADS bitvalues by Helmut Buchsbaum
  275. * see MPC8xxADS User's Manual for a proper description
  276. * of the following structures
  277. */
  278. #define BCSR0_ERB ((uint)0x80000000)
  279. #define BCSR0_IP ((uint)0x40000000)
  280. #define BCSR0_BDIS ((uint)0x10000000)
  281. #define BCSR0_BPS_MASK ((uint)0x0C000000)
  282. #define BCSR0_ISB_MASK ((uint)0x01800000)
  283. #define BCSR0_DBGC_MASK ((uint)0x00600000)
  284. #define BCSR0_DBPC_MASK ((uint)0x00180000)
  285. #define BCSR0_EBDF_MASK ((uint)0x00060000)
  286. #define BCSR1_FLASH_EN ((uint)0x80000000)
  287. #define BCSR1_DRAM_EN ((uint)0x40000000)
  288. #define BCSR1_ETHEN ((uint)0x20000000)
  289. #define BCSR1_IRDEN ((uint)0x10000000)
  290. #define BCSR1_FLASH_CFG_EN ((uint)0x08000000)
  291. #define BCSR1_CNT_REG_EN_PROTECT ((uint)0x04000000)
  292. #define BCSR1_BCSR_EN ((uint)0x02000000)
  293. #define BCSR1_RS232EN_1 ((uint)0x01000000)
  294. #define BCSR1_PCCEN ((uint)0x00800000)
  295. #define BCSR1_PCCVCC0 ((uint)0x00400000)
  296. #define BCSR1_PCCVPP_MASK ((uint)0x00300000)
  297. #define BCSR1_DRAM_HALF_WORD ((uint)0x00080000)
  298. #define BCSR1_RS232EN_2 ((uint)0x00040000)
  299. #define BCSR1_SDRAM_EN ((uint)0x00020000)
  300. #define BCSR1_PCCVCC1 ((uint)0x00010000)
  301. #define BCSR2_FLASH_PD_MASK ((uint)0xF0000000)
  302. #define BCSR2_DRAM_PD_MASK ((uint)0x07800000)
  303. #define BCSR2_DRAM_PD_SHIFT (23)
  304. #define BCSR2_EXTTOLI_MASK ((uint)0x00780000)
  305. #define BCSR2_DBREVNR_MASK ((uint)0x00030000)
  306. #define BCSR3_DBID_MASK ((ushort)0x3800)
  307. #define BCSR3_CNT_REG_EN_PROTECT ((ushort)0x0400)
  308. #define BCSR3_BREVNR0 ((ushort)0x0080)
  309. #define BCSR3_FLASH_PD_MASK ((ushort)0x0070)
  310. #define BCSR3_BREVN1 ((ushort)0x0008)
  311. #define BCSR3_BREVN2_MASK ((ushort)0x0003)
  312. #define BCSR4_ETHLOOP ((uint)0x80000000)
  313. #define BCSR4_TFPLDL ((uint)0x40000000)
  314. #define BCSR4_TPSQEL ((uint)0x20000000)
  315. #define BCSR4_SIGNAL_LAMP ((uint)0x10000000)
  316. #ifdef CONFIG_MPC823
  317. #define BCSR4_USB_EN ((uint)0x08000000)
  318. #endif /* CONFIG_MPC823 */
  319. #ifdef CONFIG_MPC860SAR
  320. #define BCSR4_UTOPIA_EN ((uint)0x08000000)
  321. #endif /* CONFIG_MPC860SAR */
  322. #ifdef CONFIG_MPC860T
  323. #define BCSR4_FETH_EN ((uint)0x08000000)
  324. #endif /* CONFIG_MPC860T */
  325. #ifdef CONFIG_MPC823
  326. #define BCSR4_USB_SPEED ((uint)0x04000000)
  327. #endif /* CONFIG_MPC823 */
  328. #ifdef CONFIG_MPC860T
  329. #define BCSR4_FETHCFG0 ((uint)0x04000000)
  330. #endif /* CONFIG_MPC860T */
  331. #ifdef CONFIG_MPC823
  332. #define BCSR4_VCCO ((uint)0x02000000)
  333. #endif /* CONFIG_MPC823 */
  334. #ifdef CONFIG_MPC860T
  335. #define BCSR4_FETHFDE ((uint)0x02000000)
  336. #endif /* CONFIG_MPC860T */
  337. #ifdef CONFIG_MPC823
  338. #define BCSR4_VIDEO_ON ((uint)0x00800000)
  339. #endif /* CONFIG_MPC823 */
  340. #ifdef CONFIG_MPC823
  341. #define BCSR4_VDO_EKT_CLK_EN ((uint)0x00400000)
  342. #endif /* CONFIG_MPC823 */
  343. #ifdef CONFIG_MPC860T
  344. #define BCSR4_FETHCFG1 ((uint)0x00400000)
  345. #endif /* CONFIG_MPC860T */
  346. #ifdef CONFIG_MPC823
  347. #define BCSR4_VIDEO_RST ((uint)0x00200000)
  348. #endif /* CONFIG_MPC823 */
  349. #ifdef CONFIG_MPC860T
  350. #define BCSR4_FETHRST ((uint)0x00200000)
  351. #endif /* CONFIG_MPC860T */
  352. #ifdef CONFIG_MPC823
  353. #define BCSR4_MODEM_EN ((uint)0x00100000)
  354. #endif /* CONFIG_MPC823 */
  355. #ifdef CONFIG_MPC823
  356. #define BCSR4_DATA_VOICE ((uint)0x00080000)
  357. #endif /* CONFIG_MPC823 */
  358. #ifdef CONFIG_MPC850
  359. #define BCSR4_DATA_VOICE ((uint)0x00080000)
  360. #endif /* CONFIG_MPC850 */
  361. #define CONFIG_DRAM_50MHZ 1
  362. #define CONFIG_SDRAM_50MHZ
  363. #ifdef CONFIG_MPC860T
  364. /* Interrupt level assignments.
  365. */
  366. #define FEC_INTERRUPT SIU_LEVEL1 /* FEC interrupt */
  367. #endif /* CONFIG_MPC860T */
  368. /* We don't use the 8259.
  369. */
  370. #define NR_8259_INTS 0
  371. /* Machine type
  372. */
  373. #define _MACH_8xx (_MACH_fads)
  374. #define CONFIG_DISK_SPINUP_TIME 1000000
  375. /* PCMCIA configuration */
  376. #define PCMCIA_MAX_SLOTS 2
  377. #ifdef CONFIG_MPC860
  378. #define PCMCIA_SLOT_A 1
  379. #endif
  380. /*#define CFG_PCMCIA_MEM_SIZE ( 64 << 20) */
  381. #define CFG_PCMCIA_MEM_ADDR (0x50000000)
  382. #define CFG_PCMCIA_MEM_SIZE ( 64 << 20 )
  383. #define CFG_PCMCIA_DMA_ADDR (0x54000000)
  384. #define CFG_PCMCIA_DMA_SIZE ( 64 << 20 )
  385. #define CFG_PCMCIA_ATTRB_ADDR (0x58000000)
  386. #define CFG_PCMCIA_ATTRB_SIZE ( 64 << 20 )
  387. #define CFG_PCMCIA_IO_ADDR (0x5C000000)
  388. #define CFG_PCMCIA_IO_SIZE ( 64 << 20 )
  389. /* we have 8 windows, we take everything up to 60000000 */
  390. #define CFG_ATA_IDE0_OFFSET 0x0000
  391. #define CFG_ATA_BASE_ADDR CFG_PCMCIA_MEM_ADDR
  392. /* Offset for data I/O */
  393. #define CFG_ATA_DATA_OFFSET (CFG_PCMCIA_MEM_SIZE + 0x320)
  394. /* Offset for normal register accesses */
  395. #define CFG_ATA_REG_OFFSET (2 * CFG_PCMCIA_MEM_SIZE + 0x320)
  396. /* Offset for alternate registers */
  397. #define CFG_ATA_ALT_OFFSET 0x0000
  398. /*#define CFG_ATA_ALT_OFFSET 0x0100 */
  399. #endif /* __CONFIG_H */