mpc8572ds.c 6.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263
  1. /*
  2. * Copyright 2007-2011 Freescale Semiconductor, Inc.
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. #include <common.h>
  23. #include <command.h>
  24. #include <pci.h>
  25. #include <asm/processor.h>
  26. #include <asm/mmu.h>
  27. #include <asm/cache.h>
  28. #include <asm/immap_85xx.h>
  29. #include <asm/fsl_pci.h>
  30. #include <asm/fsl_ddr_sdram.h>
  31. #include <asm/io.h>
  32. #include <asm/fsl_serdes.h>
  33. #include <miiphy.h>
  34. #include <libfdt.h>
  35. #include <fdt_support.h>
  36. #include <tsec.h>
  37. #include <fsl_mdio.h>
  38. #include <netdev.h>
  39. #include "../common/sgmii_riser.h"
  40. int checkboard (void)
  41. {
  42. u8 vboot;
  43. u8 *pixis_base = (u8 *)PIXIS_BASE;
  44. printf("Board: MPC8572DS Sys ID: 0x%02x, "
  45. "Sys Ver: 0x%02x, FPGA Ver: 0x%02x, ",
  46. in_8(pixis_base + PIXIS_ID), in_8(pixis_base + PIXIS_VER),
  47. in_8(pixis_base + PIXIS_PVER));
  48. vboot = in_8(pixis_base + PIXIS_VBOOT);
  49. switch ((vboot & PIXIS_VBOOT_LBMAP) >> 6) {
  50. case PIXIS_VBOOT_LBMAP_NOR0:
  51. puts ("vBank: 0\n");
  52. break;
  53. case PIXIS_VBOOT_LBMAP_PJET:
  54. puts ("Promjet\n");
  55. break;
  56. case PIXIS_VBOOT_LBMAP_NAND:
  57. puts ("NAND\n");
  58. break;
  59. case PIXIS_VBOOT_LBMAP_NOR1:
  60. puts ("vBank: 1\n");
  61. break;
  62. }
  63. return 0;
  64. }
  65. #if !defined(CONFIG_SPD_EEPROM)
  66. /*
  67. * Fixed sdram init -- doesn't use serial presence detect.
  68. */
  69. phys_size_t fixed_sdram (void)
  70. {
  71. volatile immap_t *immap = (immap_t *)CONFIG_SYS_IMMR;
  72. volatile ccsr_ddr_t *ddr= &immap->im_ddr;
  73. uint d_init;
  74. ddr->cs0_bnds = CONFIG_SYS_DDR_CS0_BNDS;
  75. ddr->cs0_config = CONFIG_SYS_DDR_CS0_CONFIG;
  76. ddr->timing_cfg_3 = CONFIG_SYS_DDR_TIMING_3;
  77. ddr->timing_cfg_0 = CONFIG_SYS_DDR_TIMING_0;
  78. ddr->timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1;
  79. ddr->timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2;
  80. ddr->sdram_mode = CONFIG_SYS_DDR_MODE_1;
  81. ddr->sdram_mode_2 = CONFIG_SYS_DDR_MODE_2;
  82. ddr->sdram_interval = CONFIG_SYS_DDR_INTERVAL;
  83. ddr->sdram_data_init = CONFIG_SYS_DDR_DATA_INIT;
  84. ddr->sdram_clk_cntl = CONFIG_SYS_DDR_CLK_CTRL;
  85. ddr->sdram_cfg_2 = CONFIG_SYS_DDR_CONTROL2;
  86. #if defined (CONFIG_DDR_ECC)
  87. ddr->err_int_en = CONFIG_SYS_DDR_ERR_INT_EN;
  88. ddr->err_disable = CONFIG_SYS_DDR_ERR_DIS;
  89. ddr->err_sbe = CONFIG_SYS_DDR_SBE;
  90. #endif
  91. asm("sync;isync");
  92. udelay(500);
  93. ddr->sdram_cfg = CONFIG_SYS_DDR_CONTROL;
  94. #if defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
  95. d_init = 1;
  96. debug("DDR - 1st controller: memory initializing\n");
  97. /*
  98. * Poll until memory is initialized.
  99. * 512 Meg at 400 might hit this 200 times or so.
  100. */
  101. while ((ddr->sdram_cfg_2 & (d_init << 4)) != 0) {
  102. udelay(1000);
  103. }
  104. debug("DDR: memory initialized\n\n");
  105. asm("sync; isync");
  106. udelay(500);
  107. #endif
  108. return 512 * 1024 * 1024;
  109. }
  110. #endif
  111. #ifdef CONFIG_PCI
  112. void pci_init_board(void)
  113. {
  114. struct pci_controller *hose;
  115. fsl_pcie_init_board(0);
  116. hose = find_hose_by_cfg_addr((void *)(CONFIG_SYS_PCIE3_ADDR));
  117. if (hose) {
  118. u32 temp32;
  119. u8 uli_busno = hose->first_busno + 2;
  120. /*
  121. * Activate ULI1575 legacy chip by performing a fake
  122. * memory access. Needed to make ULI RTC work.
  123. * Device 1d has the first on-board memory BAR.
  124. */
  125. pci_hose_read_config_dword(hose, PCI_BDF(uli_busno, 0x1d, 0),
  126. PCI_BASE_ADDRESS_1, &temp32);
  127. if (temp32 >= CONFIG_SYS_PCIE3_MEM_BUS) {
  128. void *p = pci_mem_to_virt(PCI_BDF(uli_busno, 0x1d, 0),
  129. temp32, 4, 0);
  130. debug(" uli1572 read to %p\n", p);
  131. in_be32(p);
  132. }
  133. }
  134. }
  135. #endif
  136. int board_early_init_r(void)
  137. {
  138. const unsigned int flashbase = CONFIG_SYS_FLASH_BASE;
  139. const u8 flash_esel = find_tlb_idx((void *)flashbase, 1);
  140. /*
  141. * Remap Boot flash + PROMJET region to caching-inhibited
  142. * so that flash can be erased properly.
  143. */
  144. /* Flush d-cache and invalidate i-cache of any FLASH data */
  145. flush_dcache();
  146. invalidate_icache();
  147. /* invalidate existing TLB entry for flash + promjet */
  148. disable_tlb(flash_esel);
  149. set_tlb(1, flashbase, CONFIG_SYS_FLASH_BASE_PHYS, /* tlb, epn, rpn */
  150. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, /* perms, wimge */
  151. 0, flash_esel, BOOKE_PAGESZ_256M, 1); /* ts, esel, tsize, iprot */
  152. return 0;
  153. }
  154. #ifdef CONFIG_TSEC_ENET
  155. int board_eth_init(bd_t *bis)
  156. {
  157. struct fsl_pq_mdio_info mdio_info;
  158. struct tsec_info_struct tsec_info[4];
  159. int num = 0;
  160. #ifdef CONFIG_TSEC1
  161. SET_STD_TSEC_INFO(tsec_info[num], 1);
  162. if (is_serdes_configured(SGMII_TSEC1)) {
  163. puts("eTSEC1 is in sgmii mode.\n");
  164. tsec_info[num].flags |= TSEC_SGMII;
  165. }
  166. num++;
  167. #endif
  168. #ifdef CONFIG_TSEC2
  169. SET_STD_TSEC_INFO(tsec_info[num], 2);
  170. if (is_serdes_configured(SGMII_TSEC2)) {
  171. puts("eTSEC2 is in sgmii mode.\n");
  172. tsec_info[num].flags |= TSEC_SGMII;
  173. }
  174. num++;
  175. #endif
  176. #ifdef CONFIG_TSEC3
  177. SET_STD_TSEC_INFO(tsec_info[num], 3);
  178. if (is_serdes_configured(SGMII_TSEC3)) {
  179. puts("eTSEC3 is in sgmii mode.\n");
  180. tsec_info[num].flags |= TSEC_SGMII;
  181. }
  182. num++;
  183. #endif
  184. #ifdef CONFIG_TSEC4
  185. SET_STD_TSEC_INFO(tsec_info[num], 4);
  186. if (is_serdes_configured(SGMII_TSEC4)) {
  187. puts("eTSEC4 is in sgmii mode.\n");
  188. tsec_info[num].flags |= TSEC_SGMII;
  189. }
  190. num++;
  191. #endif
  192. if (!num) {
  193. printf("No TSECs initialized\n");
  194. return 0;
  195. }
  196. #ifdef CONFIG_FSL_SGMII_RISER
  197. fsl_sgmii_riser_init(tsec_info, num);
  198. #endif
  199. mdio_info.regs = (struct tsec_mii_mng *)CONFIG_SYS_MDIO_BASE_ADDR;
  200. mdio_info.name = DEFAULT_MII_NAME;
  201. fsl_pq_mdio_init(bis, &mdio_info);
  202. tsec_eth_init(bis, tsec_info, num);
  203. return pci_eth_init(bis);
  204. }
  205. #endif
  206. #if defined(CONFIG_OF_BOARD_SETUP)
  207. void ft_board_setup(void *blob, bd_t *bd)
  208. {
  209. phys_addr_t base;
  210. phys_size_t size;
  211. ft_cpu_setup(blob, bd);
  212. base = getenv_bootm_low();
  213. size = getenv_bootm_size();
  214. fdt_fixup_memory(blob, (u64)base, (u64)size);
  215. FT_FSL_PCI_SETUP;
  216. #ifdef CONFIG_FSL_SGMII_RISER
  217. fsl_sgmii_riser_fdt_fixup(blob);
  218. #endif
  219. }
  220. #endif