ddr.c 9.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241
  1. /*
  2. * Copyright 2009, 2011 Freescale Semiconductor, Inc.
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. #include <common.h>
  23. #include <asm/mmu.h>
  24. #include <asm/immap_85xx.h>
  25. #include <asm/processor.h>
  26. #include <asm/fsl_ddr_sdram.h>
  27. #include <asm/io.h>
  28. #include <asm/fsl_law.h>
  29. DECLARE_GLOBAL_DATA_PTR;
  30. extern void fsl_ddr_set_memctl_regs(const fsl_ddr_cfg_regs_t *regs,
  31. unsigned int ctrl_num);
  32. #define CONFIG_SYS_DDR_CS0_BNDS 0x0000003F
  33. #define CONFIG_SYS_DDR_CS0_CONFIG 0x80014202
  34. #define CONFIG_SYS_DDR_CS0_CONFIG_2 0x00000000
  35. #define CONFIG_SYS_DDR_INIT_ADDR 0x00000000
  36. #define CONFIG_SYS_DDR_INIT_EXT_ADDR 0x00000000
  37. #define CONFIG_SYS_DDR_MODE_CONTROL 0x00000000
  38. #define CONFIG_SYS_DDR_ZQ_CONTROL 0x00000000
  39. #define CONFIG_SYS_DDR_WRLVL_CONTROL 0x00000000
  40. #define CONFIG_SYS_DDR_SR_CNTR 0x00000000
  41. #define CONFIG_SYS_DDR_RCW_1 0x00000000
  42. #define CONFIG_SYS_DDR_RCW_2 0x00000000
  43. #define CONFIG_SYS_DDR_CONTROL 0x43000000 /* Type = DDR2*/
  44. #define CONFIG_SYS_DDR_CONTROL_2 0x24401000
  45. #define CONFIG_SYS_DDR_TIMING_4 0x00000000
  46. #define CONFIG_SYS_DDR_TIMING_5 0x00000000
  47. #define CONFIG_SYS_DDR_TIMING_3_400 0x00010000
  48. #define CONFIG_SYS_DDR_TIMING_0_400 0x00260802
  49. #define CONFIG_SYS_DDR_TIMING_1_400 0x39355322
  50. #define CONFIG_SYS_DDR_TIMING_2_400 0x1f9048ca
  51. #define CONFIG_SYS_DDR_CLK_CTRL_400 0x02800000
  52. #define CONFIG_SYS_DDR_MODE_1_400 0x00480432
  53. #define CONFIG_SYS_DDR_MODE_2_400 0x00000000
  54. #define CONFIG_SYS_DDR_INTERVAL_400 0x06180100
  55. #define CONFIG_SYS_DDR_TIMING_3_533 0x00020000
  56. #define CONFIG_SYS_DDR_TIMING_0_533 0x00260802
  57. #define CONFIG_SYS_DDR_TIMING_1_533 0x4c47c432
  58. #define CONFIG_SYS_DDR_TIMING_2_533 0x0f9848ce
  59. #define CONFIG_SYS_DDR_CLK_CTRL_533 0x02800000
  60. #define CONFIG_SYS_DDR_MODE_1_533 0x00040642
  61. #define CONFIG_SYS_DDR_MODE_2_533 0x00000000
  62. #define CONFIG_SYS_DDR_INTERVAL_533 0x08200100
  63. #define CONFIG_SYS_DDR_TIMING_3_667 0x00030000
  64. #define CONFIG_SYS_DDR_TIMING_0_667 0x55770802
  65. #define CONFIG_SYS_DDR_TIMING_1_667 0x5f599543
  66. #define CONFIG_SYS_DDR_TIMING_2_667 0x0fa074d1
  67. #define CONFIG_SYS_DDR_CLK_CTRL_667 0x03000000
  68. #define CONFIG_SYS_DDR_MODE_1_667 0x00040852
  69. #define CONFIG_SYS_DDR_MODE_2_667 0x00000000
  70. #define CONFIG_SYS_DDR_INTERVAL_667 0x0a280100
  71. #define CONFIG_SYS_DDR_TIMING_3_800 0x00040000
  72. #define CONFIG_SYS_DDR_TIMING_0_800 0x55770802
  73. #define CONFIG_SYS_DDR_TIMING_1_800 0x6f6b6543
  74. #define CONFIG_SYS_DDR_TIMING_2_800 0x0fa074d1
  75. #define CONFIG_SYS_DDR_CLK_CTRL_800 0x02800000
  76. #define CONFIG_SYS_DDR_MODE_1_800 0x00040852
  77. #define CONFIG_SYS_DDR_MODE_2_800 0x00000000
  78. #define CONFIG_SYS_DDR_INTERVAL_800 0x0a280100
  79. fsl_ddr_cfg_regs_t ddr_cfg_regs_400 = {
  80. .cs[0].bnds = CONFIG_SYS_DDR_CS0_BNDS,
  81. .cs[0].config = CONFIG_SYS_DDR_CS0_CONFIG,
  82. .cs[0].config_2 = CONFIG_SYS_DDR_CS0_CONFIG_2,
  83. .timing_cfg_3 = CONFIG_SYS_DDR_TIMING_3_400,
  84. .timing_cfg_0 = CONFIG_SYS_DDR_TIMING_0_400,
  85. .timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1_400,
  86. .timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2_400,
  87. .ddr_sdram_cfg = CONFIG_SYS_DDR_CONTROL,
  88. .ddr_sdram_cfg_2 = CONFIG_SYS_DDR_CONTROL_2,
  89. .ddr_sdram_mode = CONFIG_SYS_DDR_MODE_1_400,
  90. .ddr_sdram_mode_2 = CONFIG_SYS_DDR_MODE_2_400,
  91. .ddr_sdram_md_cntl = CONFIG_SYS_DDR_MODE_CONTROL,
  92. .ddr_sdram_interval = CONFIG_SYS_DDR_INTERVAL_400,
  93. .ddr_data_init = CONFIG_MEM_INIT_VALUE,
  94. .ddr_sdram_clk_cntl = CONFIG_SYS_DDR_CLK_CTRL_400,
  95. .ddr_init_addr = CONFIG_SYS_DDR_INIT_ADDR,
  96. .ddr_init_ext_addr = CONFIG_SYS_DDR_INIT_EXT_ADDR,
  97. .timing_cfg_4 = CONFIG_SYS_DDR_TIMING_4,
  98. .timing_cfg_5 = CONFIG_SYS_DDR_TIMING_5,
  99. .ddr_zq_cntl = CONFIG_SYS_DDR_ZQ_CONTROL,
  100. .ddr_wrlvl_cntl = CONFIG_SYS_DDR_WRLVL_CONTROL,
  101. .ddr_sr_cntr = CONFIG_SYS_DDR_SR_CNTR,
  102. .ddr_sdram_rcw_1 = CONFIG_SYS_DDR_RCW_1,
  103. .ddr_sdram_rcw_2 = CONFIG_SYS_DDR_RCW_2
  104. };
  105. fsl_ddr_cfg_regs_t ddr_cfg_regs_533 = {
  106. .cs[0].bnds = CONFIG_SYS_DDR_CS0_BNDS,
  107. .cs[0].config = CONFIG_SYS_DDR_CS0_CONFIG,
  108. .cs[0].config_2 = CONFIG_SYS_DDR_CS0_CONFIG_2,
  109. .timing_cfg_3 = CONFIG_SYS_DDR_TIMING_3_533,
  110. .timing_cfg_0 = CONFIG_SYS_DDR_TIMING_0_533,
  111. .timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1_533,
  112. .timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2_533,
  113. .ddr_sdram_cfg = CONFIG_SYS_DDR_CONTROL,
  114. .ddr_sdram_cfg_2 = CONFIG_SYS_DDR_CONTROL_2,
  115. .ddr_sdram_mode = CONFIG_SYS_DDR_MODE_1_533,
  116. .ddr_sdram_mode_2 = CONFIG_SYS_DDR_MODE_2_533,
  117. .ddr_sdram_md_cntl = CONFIG_SYS_DDR_MODE_CONTROL,
  118. .ddr_sdram_interval = CONFIG_SYS_DDR_INTERVAL_533,
  119. .ddr_data_init = CONFIG_MEM_INIT_VALUE,
  120. .ddr_sdram_clk_cntl = CONFIG_SYS_DDR_CLK_CTRL_533,
  121. .ddr_init_addr = CONFIG_SYS_DDR_INIT_ADDR,
  122. .ddr_init_ext_addr = CONFIG_SYS_DDR_INIT_EXT_ADDR,
  123. .timing_cfg_4 = CONFIG_SYS_DDR_TIMING_4,
  124. .timing_cfg_5 = CONFIG_SYS_DDR_TIMING_5,
  125. .ddr_zq_cntl = CONFIG_SYS_DDR_ZQ_CONTROL,
  126. .ddr_wrlvl_cntl = CONFIG_SYS_DDR_WRLVL_CONTROL,
  127. .ddr_sr_cntr = CONFIG_SYS_DDR_SR_CNTR,
  128. .ddr_sdram_rcw_1 = CONFIG_SYS_DDR_RCW_1,
  129. .ddr_sdram_rcw_2 = CONFIG_SYS_DDR_RCW_2
  130. };
  131. fsl_ddr_cfg_regs_t ddr_cfg_regs_667 = {
  132. .cs[0].bnds = CONFIG_SYS_DDR_CS0_BNDS,
  133. .cs[0].config = CONFIG_SYS_DDR_CS0_CONFIG,
  134. .cs[0].config_2 = CONFIG_SYS_DDR_CS0_CONFIG_2,
  135. .timing_cfg_3 = CONFIG_SYS_DDR_TIMING_3_667,
  136. .timing_cfg_0 = CONFIG_SYS_DDR_TIMING_0_667,
  137. .timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1_667,
  138. .timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2_667,
  139. .ddr_sdram_cfg = CONFIG_SYS_DDR_CONTROL,
  140. .ddr_sdram_cfg_2 = CONFIG_SYS_DDR_CONTROL_2,
  141. .ddr_sdram_mode = CONFIG_SYS_DDR_MODE_1_667,
  142. .ddr_sdram_mode_2 = CONFIG_SYS_DDR_MODE_2_667,
  143. .ddr_sdram_md_cntl = CONFIG_SYS_DDR_MODE_CONTROL,
  144. .ddr_sdram_interval = CONFIG_SYS_DDR_INTERVAL_667,
  145. .ddr_data_init = CONFIG_MEM_INIT_VALUE,
  146. .ddr_sdram_clk_cntl = CONFIG_SYS_DDR_CLK_CTRL_667,
  147. .ddr_init_addr = CONFIG_SYS_DDR_INIT_ADDR,
  148. .ddr_init_ext_addr = CONFIG_SYS_DDR_INIT_EXT_ADDR,
  149. .timing_cfg_4 = CONFIG_SYS_DDR_TIMING_4,
  150. .timing_cfg_5 = CONFIG_SYS_DDR_TIMING_5,
  151. .ddr_zq_cntl = CONFIG_SYS_DDR_ZQ_CONTROL,
  152. .ddr_wrlvl_cntl = CONFIG_SYS_DDR_WRLVL_CONTROL,
  153. .ddr_sr_cntr = CONFIG_SYS_DDR_SR_CNTR,
  154. .ddr_sdram_rcw_1 = CONFIG_SYS_DDR_RCW_1,
  155. .ddr_sdram_rcw_2 = CONFIG_SYS_DDR_RCW_2
  156. };
  157. fsl_ddr_cfg_regs_t ddr_cfg_regs_800 = {
  158. .cs[0].bnds = CONFIG_SYS_DDR_CS0_BNDS,
  159. .cs[0].config = CONFIG_SYS_DDR_CS0_CONFIG,
  160. .cs[0].config_2 = CONFIG_SYS_DDR_CS0_CONFIG_2,
  161. .timing_cfg_3 = CONFIG_SYS_DDR_TIMING_3_800,
  162. .timing_cfg_0 = CONFIG_SYS_DDR_TIMING_0_800,
  163. .timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1_800,
  164. .timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2_800,
  165. .ddr_sdram_cfg = CONFIG_SYS_DDR_CONTROL,
  166. .ddr_sdram_cfg_2 = CONFIG_SYS_DDR_CONTROL_2,
  167. .ddr_sdram_mode = CONFIG_SYS_DDR_MODE_1_800,
  168. .ddr_sdram_mode_2 = CONFIG_SYS_DDR_MODE_2_800,
  169. .ddr_sdram_md_cntl = CONFIG_SYS_DDR_MODE_CONTROL,
  170. .ddr_sdram_interval = CONFIG_SYS_DDR_INTERVAL_800,
  171. .ddr_data_init = CONFIG_MEM_INIT_VALUE,
  172. .ddr_sdram_clk_cntl = CONFIG_SYS_DDR_CLK_CTRL_800,
  173. .ddr_init_addr = CONFIG_SYS_DDR_INIT_ADDR,
  174. .ddr_init_ext_addr = CONFIG_SYS_DDR_INIT_EXT_ADDR,
  175. .timing_cfg_4 = CONFIG_SYS_DDR_TIMING_4,
  176. .timing_cfg_5 = CONFIG_SYS_DDR_TIMING_5,
  177. .ddr_zq_cntl = CONFIG_SYS_DDR_ZQ_CONTROL,
  178. .ddr_wrlvl_cntl = CONFIG_SYS_DDR_WRLVL_CONTROL,
  179. .ddr_sr_cntr = CONFIG_SYS_DDR_SR_CNTR,
  180. .ddr_sdram_rcw_1 = CONFIG_SYS_DDR_RCW_1,
  181. .ddr_sdram_rcw_2 = CONFIG_SYS_DDR_RCW_2
  182. };
  183. /*
  184. * Fixed sdram init -- doesn't use serial presence detect.
  185. */
  186. phys_size_t fixed_sdram (void)
  187. {
  188. char buf[32];
  189. fsl_ddr_cfg_regs_t ddr_cfg_regs;
  190. size_t ddr_size;
  191. struct cpu_type *cpu;
  192. ulong ddr_freq, ddr_freq_mhz;
  193. ddr_freq = get_ddr_freq(0);
  194. ddr_freq_mhz = ddr_freq / 1000000;
  195. printf("Configuring DDR for %s MT/s data rate\n",
  196. strmhz(buf, ddr_freq));
  197. if(ddr_freq_mhz <= 400)
  198. memcpy(&ddr_cfg_regs, &ddr_cfg_regs_400, sizeof(ddr_cfg_regs));
  199. else if(ddr_freq_mhz <= 533)
  200. memcpy(&ddr_cfg_regs, &ddr_cfg_regs_533, sizeof(ddr_cfg_regs));
  201. else if(ddr_freq_mhz <= 667)
  202. memcpy(&ddr_cfg_regs, &ddr_cfg_regs_667, sizeof(ddr_cfg_regs));
  203. else if(ddr_freq_mhz <= 800)
  204. memcpy(&ddr_cfg_regs, &ddr_cfg_regs_800, sizeof(ddr_cfg_regs));
  205. else
  206. panic("Unsupported DDR data rate %s MT/s data rate\n",
  207. strmhz(buf, ddr_freq));
  208. cpu = gd->cpu;
  209. /* P1020 and it's derivatives support max 32bit DDR width */
  210. if(cpu->soc_ver == SVR_P1020 || cpu->soc_ver == SVR_P1020_E ||
  211. cpu->soc_ver == SVR_P1011 || cpu->soc_ver == SVR_P1011_E) {
  212. ddr_cfg_regs.ddr_sdram_cfg |= SDRAM_CFG_32_BE;
  213. ddr_cfg_regs.cs[0].bnds = 0x0000001F;
  214. ddr_size = (CONFIG_SYS_SDRAM_SIZE * 1024 * 1024 / 2);
  215. }
  216. else
  217. ddr_size = CONFIG_SYS_SDRAM_SIZE * 1024 * 1024;
  218. fsl_ddr_set_memctl_regs(&ddr_cfg_regs, 0);
  219. set_ddr_laws(0, ddr_size, LAW_TRGT_IF_DDR_1);
  220. return ddr_size;
  221. }