ddr.c 7.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290
  1. /*
  2. * Copyright 2009-2011 Freescale Semiconductor, Inc.
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License
  6. * Version 2 as published by the Free Software Foundation.
  7. */
  8. #include <common.h>
  9. #include <i2c.h>
  10. #include <hwconfig.h>
  11. #include <asm/mmu.h>
  12. #include <asm/fsl_ddr_sdram.h>
  13. #include <asm/fsl_ddr_dimm_params.h>
  14. #include <asm/fsl_law.h>
  15. DECLARE_GLOBAL_DATA_PTR;
  16. extern void fsl_ddr_set_memctl_regs(const fsl_ddr_cfg_regs_t *regs,
  17. unsigned int ctrl_num);
  18. /*
  19. * Fixed sdram init -- doesn't use serial presence detect.
  20. */
  21. extern fixed_ddr_parm_t fixed_ddr_parm_0[];
  22. #if (CONFIG_NUM_DDR_CONTROLLERS == 2)
  23. extern fixed_ddr_parm_t fixed_ddr_parm_1[];
  24. #endif
  25. phys_size_t fixed_sdram(void)
  26. {
  27. int i;
  28. char buf[32];
  29. fsl_ddr_cfg_regs_t ddr_cfg_regs;
  30. phys_size_t ddr_size;
  31. unsigned int lawbar1_target_id;
  32. ulong ddr_freq, ddr_freq_mhz;
  33. ddr_freq = get_ddr_freq(0);
  34. ddr_freq_mhz = ddr_freq / 1000000;
  35. printf("Configuring DDR for %s MT/s data rate\n",
  36. strmhz(buf, ddr_freq));
  37. for (i = 0; fixed_ddr_parm_0[i].max_freq > 0; i++) {
  38. if ((ddr_freq_mhz > fixed_ddr_parm_0[i].min_freq) &&
  39. (ddr_freq_mhz <= fixed_ddr_parm_0[i].max_freq)) {
  40. memcpy(&ddr_cfg_regs,
  41. fixed_ddr_parm_0[i].ddr_settings,
  42. sizeof(ddr_cfg_regs));
  43. break;
  44. }
  45. }
  46. if (fixed_ddr_parm_0[i].max_freq == 0)
  47. panic("Unsupported DDR data rate %s MT/s data rate\n",
  48. strmhz(buf, ddr_freq));
  49. ddr_size = (phys_size_t) CONFIG_SYS_SDRAM_SIZE * 1024 * 1024;
  50. ddr_cfg_regs.ddr_cdr1 = DDR_CDR1_DHC_EN;
  51. fsl_ddr_set_memctl_regs(&ddr_cfg_regs, 0);
  52. #if (CONFIG_NUM_DDR_CONTROLLERS == 2)
  53. memcpy(&ddr_cfg_regs,
  54. fixed_ddr_parm_1[i].ddr_settings,
  55. sizeof(ddr_cfg_regs));
  56. ddr_cfg_regs.ddr_cdr1 = DDR_CDR1_DHC_EN;
  57. fsl_ddr_set_memctl_regs(&ddr_cfg_regs, 1);
  58. #endif
  59. /*
  60. * setup laws for DDR. If not interleaving, presuming half memory on
  61. * DDR1 and the other half on DDR2
  62. */
  63. if (fixed_ddr_parm_0[i].ddr_settings->cs[0].config & 0x20000000) {
  64. if (set_ddr_laws(CONFIG_SYS_DDR_SDRAM_BASE,
  65. ddr_size,
  66. LAW_TRGT_IF_DDR_INTRLV) < 0) {
  67. printf("ERROR setting Local Access Windows for DDR\n");
  68. return 0;
  69. }
  70. } else {
  71. #if (CONFIG_NUM_DDR_CONTROLLERS == 2)
  72. /* We require both controllers have identical DIMMs */
  73. lawbar1_target_id = LAW_TRGT_IF_DDR_1;
  74. if (set_ddr_laws(CONFIG_SYS_DDR_SDRAM_BASE,
  75. ddr_size / 2,
  76. lawbar1_target_id) < 0) {
  77. printf("ERROR setting Local Access Windows for DDR\n");
  78. return 0;
  79. }
  80. lawbar1_target_id = LAW_TRGT_IF_DDR_2;
  81. if (set_ddr_laws(CONFIG_SYS_DDR_SDRAM_BASE + ddr_size / 2,
  82. ddr_size / 2,
  83. lawbar1_target_id) < 0) {
  84. printf("ERROR setting Local Access Windows for DDR\n");
  85. return 0;
  86. }
  87. #else
  88. lawbar1_target_id = LAW_TRGT_IF_DDR_1;
  89. if (set_ddr_laws(CONFIG_SYS_DDR_SDRAM_BASE,
  90. ddr_size,
  91. lawbar1_target_id) < 0) {
  92. printf("ERROR setting Local Access Windows for DDR\n");
  93. return 0;
  94. }
  95. #endif
  96. }
  97. return ddr_size;
  98. }
  99. static void get_spd(ddr3_spd_eeprom_t *spd, unsigned char i2c_address)
  100. {
  101. int ret;
  102. ret = i2c_read(i2c_address, 0, 1, (uchar *)spd, sizeof(ddr3_spd_eeprom_t));
  103. if (ret) {
  104. debug("DDR: failed to read SPD from address %u\n", i2c_address);
  105. memset(spd, 0, sizeof(ddr3_spd_eeprom_t));
  106. }
  107. }
  108. unsigned int fsl_ddr_get_mem_data_rate(void)
  109. {
  110. return get_ddr_freq(0);
  111. }
  112. void fsl_ddr_get_spd(ddr3_spd_eeprom_t *ctrl_dimms_spd,
  113. unsigned int ctrl_num)
  114. {
  115. unsigned int i;
  116. unsigned int i2c_address = 0;
  117. for (i = 0; i < CONFIG_DIMM_SLOTS_PER_CTLR; i++) {
  118. if (ctrl_num == 0 && i == 0)
  119. i2c_address = SPD_EEPROM_ADDRESS1;
  120. else if (ctrl_num == 1 && i == 0)
  121. i2c_address = SPD_EEPROM_ADDRESS2;
  122. get_spd(&(ctrl_dimms_spd[i]), i2c_address);
  123. }
  124. }
  125. typedef struct {
  126. u32 datarate_mhz_low;
  127. u32 datarate_mhz_high;
  128. u32 n_ranks;
  129. u32 clk_adjust;
  130. u32 wrlvl_start;
  131. u32 cpo;
  132. u32 write_data_delay;
  133. u32 force_2T;
  134. } board_specific_parameters_t;
  135. /* ranges for parameters:
  136. * wr_data_delay = 0-6
  137. * clk adjust = 0-8
  138. * cpo 2-0x1E (30)
  139. */
  140. /* XXX: these values need to be checked for all interleaving modes. */
  141. /* XXX: No reliable dual-rank 800 MHz setting has been found. It may
  142. * seem reliable, but errors will appear when memory intensive
  143. * program is run. */
  144. /* XXX: Single rank at 800 MHz is OK. */
  145. const board_specific_parameters_t board_specific_parameters[][30] = {
  146. {
  147. /*
  148. * memory controller 0
  149. * lo| hi| num| clk| wrlvl | cpo |wrdata|2T
  150. * mhz| mhz|ranks|adjst| start | delay|
  151. */
  152. { 0, 850, 4, 4, 6, 0xff, 2, 0},
  153. {851, 950, 4, 5, 7, 0xff, 2, 0},
  154. {951, 1050, 4, 5, 8, 0xff, 2, 0},
  155. {1051, 1250, 4, 5, 10, 0xff, 2, 0},
  156. {1251, 1350, 4, 5, 11, 0xff, 2, 0},
  157. { 0, 850, 2, 5, 6, 0xff, 2, 0},
  158. {851, 950, 2, 5, 7, 0xff, 2, 0},
  159. {951, 1050, 2, 5, 7, 0xff, 2, 0},
  160. {1051, 1250, 2, 4, 6, 0xff, 2, 0},
  161. {1251, 1350, 2, 5, 7, 0xff, 2, 0},
  162. },
  163. {
  164. /*
  165. * memory controller 1
  166. * lo| hi| num| clk| wrlvl | cpo |wrdata|2T
  167. * mhz| mhz|ranks|adjst| start | delay|
  168. */
  169. { 0, 850, 4, 4, 6, 0xff, 2, 0},
  170. {851, 950, 4, 5, 7, 0xff, 2, 0},
  171. {951, 1050, 4, 5, 8, 0xff, 2, 0},
  172. {1051, 1250, 4, 5, 10, 0xff, 2, 0},
  173. {1251, 1350, 4, 5, 11, 0xff, 2, 0},
  174. { 0, 850, 2, 5, 6, 0xff, 2, 0},
  175. {851, 950, 2, 5, 7, 0xff, 2, 0},
  176. {951, 1050, 2, 5, 7, 0xff, 2, 0},
  177. {1051, 1250, 2, 4, 6, 0xff, 2, 0},
  178. {1251, 1350, 2, 5, 7, 0xff, 2, 0},
  179. }
  180. };
  181. void fsl_ddr_board_options(memctl_options_t *popts,
  182. dimm_params_t *pdimm,
  183. unsigned int ctrl_num)
  184. {
  185. const board_specific_parameters_t *pbsp =
  186. &(board_specific_parameters[ctrl_num][0]);
  187. u32 num_params = sizeof(board_specific_parameters[ctrl_num]) /
  188. sizeof(board_specific_parameters[0][0]);
  189. u32 i;
  190. ulong ddr_freq;
  191. /* Get clk_adjust, cpo, write_data_delay,2T, according to the board ddr
  192. * freqency and n_banks specified in board_specific_parameters table.
  193. */
  194. ddr_freq = get_ddr_freq(0) / 1000000;
  195. for (i = 0; i < num_params; i++) {
  196. if (ddr_freq >= pbsp->datarate_mhz_low &&
  197. ddr_freq <= pbsp->datarate_mhz_high &&
  198. pdimm[0].n_ranks == pbsp->n_ranks) {
  199. popts->cpo_override = pbsp->cpo;
  200. popts->write_data_delay = pbsp->write_data_delay;
  201. popts->clk_adjust = pbsp->clk_adjust;
  202. popts->wrlvl_start = pbsp->wrlvl_start;
  203. popts->twoT_en = pbsp->force_2T;
  204. }
  205. pbsp++;
  206. }
  207. /*
  208. * Factors to consider for half-strength driver enable:
  209. * - number of DIMMs installed
  210. */
  211. popts->half_strength_driver_enable = 0;
  212. /*
  213. * Write leveling override
  214. */
  215. popts->wrlvl_override = 1;
  216. popts->wrlvl_sample = 0xf;
  217. /*
  218. * Rtt and Rtt_WR override
  219. */
  220. popts->rtt_override = 0;
  221. /* Enable ZQ calibration */
  222. popts->zq_en = 1;
  223. /* DHC_EN =1, ODT = 60 Ohm */
  224. popts->ddr_cdr1 = DDR_CDR1_DHC_EN;
  225. /* override SPD values. rcw_2 should vary at differnt speed */
  226. if (pdimm[0].n_ranks == 4) {
  227. popts->rcw_override = 1;
  228. popts->rcw_1 = 0x000a5a00;
  229. if (ddr_freq <= 800)
  230. popts->rcw_2 = 0x00000000;
  231. else if (ddr_freq <= 1066)
  232. popts->rcw_2 = 0x00100000;
  233. else if (ddr_freq <= 1333)
  234. popts->rcw_2 = 0x00200000;
  235. else
  236. popts->rcw_2 = 0x00300000;
  237. }
  238. }
  239. phys_size_t initdram(int board_type)
  240. {
  241. phys_size_t dram_size;
  242. puts("Initializing....");
  243. if (fsl_use_spd()) {
  244. puts("using SPD\n");
  245. dram_size = fsl_ddr_sdram();
  246. } else {
  247. puts("using fixed parameters\n");
  248. dram_size = fixed_sdram();
  249. }
  250. dram_size = setup_ddr_tlbs(dram_size / 0x100000);
  251. dram_size *= 0x100000;
  252. puts(" DDR: ");
  253. return dram_size;
  254. }