p3mx.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809
  1. /*
  2. * (C) Copyright 2006
  3. * Stefan Roese, DENX Software Engineering, sr@denx.de.
  4. *
  5. * Based on original work by
  6. * Roel Loeffen, (C) Copyright 2006 Prodrive B.V.
  7. * Josh Huber, (C) Copyright 2001 Mission Critical Linux, Inc.
  8. *
  9. * See file CREDITS for list of people who contributed to this
  10. * project.
  11. *
  12. * This program is free software; you can redistribute it and/or
  13. * modify it under the terms of the GNU General Public License as
  14. * published by the Free Software Foundation; either version 2 of
  15. * the License, or (at your option) any later version.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; if not, write to the Free Software
  24. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  25. * MA 02111-1307 USA
  26. *
  27. * modifications for the DB64360 eval board based by Ingo.Assmus@keymile.com
  28. * modifications for the cpci750 by reinhard.arlt@esd-electronics.com
  29. * modifications for the P3M750 by roel.loeffen@prodrive.nl
  30. */
  31. /*
  32. * p3m750.c - main board support/init for the Prodrive p3m750/p3m7448.
  33. */
  34. #include <common.h>
  35. #include <74xx_7xx.h>
  36. #include "../../Marvell/include/memory.h"
  37. #include "../../Marvell/include/pci.h"
  38. #include "../../Marvell/include/mv_gen_reg.h"
  39. #include <net.h>
  40. #include <i2c.h>
  41. #include "eth.h"
  42. #include "mpsc.h"
  43. #include "64460.h"
  44. #include "mv_regs.h"
  45. DECLARE_GLOBAL_DATA_PTR;
  46. #undef DEBUG
  47. /*#define DEBUG */
  48. #ifdef CONFIG_PCI
  49. #define MAP_PCI
  50. #endif /* of CONFIG_PCI */
  51. #ifdef DEBUG
  52. #define DP(x) x
  53. #else
  54. #define DP(x)
  55. #endif
  56. extern void flush_data_cache (void);
  57. extern void invalidate_l1_instruction_cache (void);
  58. extern flash_info_t flash_info[];
  59. /* ------------------------------------------------------------------------- */
  60. /* this is the current GT register space location */
  61. /* it starts at CFG_DFL_GT_REGS but moves later to CFG_GT_REGS */
  62. /* Unfortunately, we cant change it while we are in flash, so we initialize it
  63. * to the "final" value. This means that any debug_led calls before
  64. * board_early_init_f wont work right (like in cpu_init_f).
  65. * See also my_remap_gt_regs below. (NTL)
  66. */
  67. void board_prebootm_init (void);
  68. unsigned int INTERNAL_REG_BASE_ADDR = CFG_GT_REGS;
  69. int display_mem_map (void);
  70. /* ------------------------------------------------------------------------- */
  71. /*
  72. * This is a version of the GT register space remapping function that
  73. * doesn't touch globals (meaning, it's ok to run from flash.)
  74. *
  75. * Unfortunately, this has the side effect that a writable
  76. * INTERNAL_REG_BASE_ADDR is impossible. Oh well.
  77. */
  78. void my_remap_gt_regs (u32 cur_loc, u32 new_loc)
  79. {
  80. u32 temp;
  81. /* check and see if it's already moved */
  82. temp = in_le32 ((u32 *) (new_loc + INTERNAL_SPACE_DECODE));
  83. if ((temp & 0xffff) == new_loc >> 16)
  84. return;
  85. temp = (in_le32 ((u32 *) (cur_loc + INTERNAL_SPACE_DECODE)) &
  86. 0xffff0000) | (new_loc >> 16);
  87. out_le32 ((u32 *) (cur_loc + INTERNAL_SPACE_DECODE), temp);
  88. while (GTREGREAD (INTERNAL_SPACE_DECODE) != temp);
  89. }
  90. #ifdef CONFIG_PCI
  91. static void gt_pci_config (void)
  92. {
  93. unsigned int stat;
  94. unsigned int val = 0x00fff864; /* DINK32: BusNum 23:16, DevNum 15:11, */
  95. /* FuncNum 10:8, RegNum 7:2 */
  96. /*
  97. * In PCIX mode devices provide their own bus and device numbers.
  98. * We query the Discovery II's
  99. * config registers by writing ones to the bus and device.
  100. * We then update the Virtual register with the correct value for the
  101. * bus and device.
  102. */
  103. if ((GTREGREAD (PCI_0_MODE) & (BIT4 | BIT5)) != 0) { /* if PCI-X */
  104. GT_REG_WRITE (PCI_0_CONFIG_ADDR, BIT31 | val);
  105. GT_REG_READ (PCI_0_CONFIG_DATA_VIRTUAL_REG, &stat);
  106. GT_REG_WRITE (PCI_0_CONFIG_ADDR, BIT31 | val);
  107. GT_REG_WRITE (PCI_0_CONFIG_DATA_VIRTUAL_REG,
  108. (stat & 0xffff0000) | CFG_PCI_IDSEL);
  109. }
  110. if ((GTREGREAD (PCI_1_MODE) & (BIT4 | BIT5)) != 0) { /* if PCI-X */
  111. GT_REG_WRITE (PCI_1_CONFIG_ADDR, BIT31 | val);
  112. GT_REG_READ (PCI_1_CONFIG_DATA_VIRTUAL_REG, &stat);
  113. GT_REG_WRITE (PCI_1_CONFIG_ADDR, BIT31 | val);
  114. GT_REG_WRITE (PCI_1_CONFIG_DATA_VIRTUAL_REG,
  115. (stat & 0xffff0000) | CFG_PCI_IDSEL);
  116. }
  117. /* Enable master */
  118. PCI_MASTER_ENABLE (0, SELF);
  119. PCI_MASTER_ENABLE (1, SELF);
  120. /* Enable PCI0/1 Mem0 and IO 0 disable all others */
  121. GT_REG_READ (BASE_ADDR_ENABLE, &stat);
  122. stat |= (1 << 11) | (1 << 12) | (1 << 13) | (1 << 16) | (1 << 17) |
  123. (1 << 18);
  124. stat &= ~((1 << 9) | (1 << 10) | (1 << 14) | (1 << 15));
  125. GT_REG_WRITE (BASE_ADDR_ENABLE, stat);
  126. /* ronen:
  127. * add write to pci remap registers for 64460.
  128. * in 64360 when writing to pci base go and overide remap automaticaly,
  129. * in 64460 it doesn't
  130. */
  131. GT_REG_WRITE (PCI_0_IO_BASE_ADDR, CFG_PCI0_IO_SPACE >> 16);
  132. GT_REG_WRITE (PCI_0I_O_ADDRESS_REMAP, CFG_PCI0_IO_SPACE_PCI >> 16);
  133. GT_REG_WRITE (PCI_0_IO_SIZE, (CFG_PCI0_IO_SIZE - 1) >> 16);
  134. GT_REG_WRITE (PCI_0_MEMORY0_BASE_ADDR, CFG_PCI0_MEM_BASE >> 16);
  135. GT_REG_WRITE (PCI_0MEMORY0_ADDRESS_REMAP, CFG_PCI0_MEM_BASE >> 16);
  136. GT_REG_WRITE (PCI_0_MEMORY0_SIZE, (CFG_PCI0_MEM_SIZE - 1) >> 16);
  137. GT_REG_WRITE (PCI_1_IO_BASE_ADDR, CFG_PCI1_IO_SPACE >> 16);
  138. GT_REG_WRITE (PCI_1I_O_ADDRESS_REMAP, CFG_PCI1_IO_SPACE_PCI >> 16);
  139. GT_REG_WRITE (PCI_1_IO_SIZE, (CFG_PCI1_IO_SIZE - 1) >> 16);
  140. GT_REG_WRITE (PCI_1_MEMORY0_BASE_ADDR, CFG_PCI1_MEM_BASE >> 16);
  141. GT_REG_WRITE (PCI_1MEMORY0_ADDRESS_REMAP, CFG_PCI1_MEM_BASE >> 16);
  142. GT_REG_WRITE (PCI_1_MEMORY0_SIZE, (CFG_PCI1_MEM_SIZE - 1) >> 16);
  143. /* PCI interface settings */
  144. /* Timeout set to retry forever */
  145. GT_REG_WRITE (PCI_0TIMEOUT_RETRY, 0x0);
  146. GT_REG_WRITE (PCI_1TIMEOUT_RETRY, 0x0);
  147. /* ronen - enable only CS0 and Internal reg!! */
  148. GT_REG_WRITE (PCI_0BASE_ADDRESS_REGISTERS_ENABLE, 0xfffffdfe);
  149. GT_REG_WRITE (PCI_1BASE_ADDRESS_REGISTERS_ENABLE, 0xfffffdfe);
  150. /* ronen:
  151. * update the pci internal registers base address.
  152. */
  153. #ifdef MAP_PCI
  154. for (stat = 0; stat <= PCI_HOST1; stat++)
  155. pciWriteConfigReg (stat,
  156. PCI_INTERNAL_REGISTERS_MEMORY_MAPPED_BASE_ADDRESS,
  157. SELF, CFG_GT_REGS);
  158. #endif
  159. }
  160. #endif
  161. /* Setup CPU interface paramaters */
  162. static void gt_cpu_config (void)
  163. {
  164. cpu_t cpu = get_cpu_type ();
  165. ulong tmp;
  166. /* cpu configuration register */
  167. tmp = GTREGREAD (CPU_CONFIGURATION);
  168. /* set the SINGLE_CPU bit see MV64460 */
  169. #ifndef CFG_GT_DUAL_CPU /* SINGLE_CPU seems to cause JTAG problems */
  170. tmp |= CPU_CONF_SINGLE_CPU;
  171. #endif
  172. tmp &= ~CPU_CONF_AACK_DELAY_2;
  173. tmp |= CPU_CONF_DP_VALID;
  174. tmp |= CPU_CONF_AP_VALID;
  175. tmp |= CPU_CONF_PIPELINE;
  176. GT_REG_WRITE (CPU_CONFIGURATION, tmp); /* Marvell (VXWorks) writes 0x20220FF */
  177. /* CPU master control register */
  178. tmp = GTREGREAD (CPU_MASTER_CONTROL);
  179. tmp |= CPU_MAST_CTL_ARB_EN;
  180. if ((cpu == CPU_7400) ||
  181. (cpu == CPU_7410) || (cpu == CPU_7455) || (cpu == CPU_7450)) {
  182. tmp |= CPU_MAST_CTL_CLEAN_BLK;
  183. tmp |= CPU_MAST_CTL_FLUSH_BLK;
  184. } else {
  185. /* cleanblock must be cleared for CPUs
  186. * that do not support this command (603e, 750)
  187. * see Res#1 */
  188. tmp &= ~CPU_MAST_CTL_CLEAN_BLK;
  189. tmp &= ~CPU_MAST_CTL_FLUSH_BLK;
  190. }
  191. GT_REG_WRITE (CPU_MASTER_CONTROL, tmp);
  192. }
  193. /*
  194. * board_early_init_f.
  195. *
  196. * set up gal. device mappings, etc.
  197. */
  198. int board_early_init_f (void)
  199. {
  200. /* set up the GT the way the kernel wants it
  201. * the call to move the GT register space will obviously
  202. * fail if it has already been done, but we're going to assume
  203. * that if it's not at the power-on location, it's where we put
  204. * it last time. (huber)
  205. */
  206. my_remap_gt_regs (CFG_DFL_GT_REGS, CFG_GT_REGS);
  207. #ifdef CONFIG_PCI
  208. gt_pci_config ();
  209. #endif
  210. /* mask all external interrupt sources */
  211. GT_REG_WRITE (CPU_INTERRUPT_MASK_REGISTER_LOW, 0);
  212. GT_REG_WRITE (CPU_INTERRUPT_MASK_REGISTER_HIGH, 0);
  213. /* new in >MV6436x */
  214. GT_REG_WRITE (CPU_INTERRUPT_1_MASK_REGISTER_LOW, 0);
  215. GT_REG_WRITE (CPU_INTERRUPT_1_MASK_REGISTER_HIGH, 0);
  216. /* --------------------- */
  217. GT_REG_WRITE (PCI_0INTERRUPT_CAUSE_MASK_REGISTER_LOW, 0);
  218. GT_REG_WRITE (PCI_0INTERRUPT_CAUSE_MASK_REGISTER_HIGH, 0);
  219. GT_REG_WRITE (PCI_1INTERRUPT_CAUSE_MASK_REGISTER_LOW, 0);
  220. GT_REG_WRITE (PCI_1INTERRUPT_CAUSE_MASK_REGISTER_HIGH, 0);
  221. /* Device and Boot bus settings
  222. */
  223. memoryMapDeviceSpace(DEVICE0, 0, 0);
  224. GT_REG_WRITE(DEVICE_BANK0PARAMETERS, 0);
  225. memoryMapDeviceSpace(DEVICE1, 0, 0);
  226. GT_REG_WRITE(DEVICE_BANK1PARAMETERS, 0);
  227. memoryMapDeviceSpace(DEVICE2, 0, 0);
  228. GT_REG_WRITE(DEVICE_BANK2PARAMETERS, 0);
  229. memoryMapDeviceSpace(DEVICE3, 0, 0);
  230. GT_REG_WRITE(DEVICE_BANK3PARAMETERS, 0);
  231. GT_REG_WRITE(DEVICE_BOOT_BANK_PARAMETERS, CFG_BOOT_PAR);
  232. gt_cpu_config();
  233. /* MPP setup */
  234. GT_REG_WRITE (MPP_CONTROL0, CFG_MPP_CONTROL_0);
  235. GT_REG_WRITE (MPP_CONTROL1, CFG_MPP_CONTROL_1);
  236. GT_REG_WRITE (MPP_CONTROL2, CFG_MPP_CONTROL_2);
  237. GT_REG_WRITE (MPP_CONTROL3, CFG_MPP_CONTROL_3);
  238. GT_REG_WRITE (GPP_LEVEL_CONTROL, CFG_GPP_LEVEL_CONTROL);
  239. return 0;
  240. }
  241. /* various things to do after relocation */
  242. int misc_init_r ()
  243. {
  244. u8 val;
  245. icache_enable ();
  246. #ifdef CFG_L2
  247. l2cache_enable ();
  248. #endif
  249. #ifdef CONFIG_MPSC
  250. mpsc_sdma_init ();
  251. mpsc_init2 ();
  252. #endif
  253. /*
  254. * Enable trickle changing in RTC upon powerup
  255. * No diode, 250 ohm series resistor
  256. */
  257. val = 0xa5;
  258. i2c_write(CFG_I2C_RTC_ADDR, 8, 1, &val, 1);
  259. return 0;
  260. }
  261. int board_early_init_r(void)
  262. {
  263. /* now relocate the debug serial driver */
  264. mpsc_putchar += gd->reloc_off;
  265. mpsc_getchar += gd->reloc_off;
  266. mpsc_test_char += gd->reloc_off;
  267. return 0;
  268. }
  269. void after_reloc (ulong dest_addr, gd_t * gd)
  270. {
  271. memoryMapDeviceSpace (BOOT_DEVICE, CFG_BOOT_SPACE, CFG_BOOT_SIZE);
  272. /* display_mem_map(); */
  273. /* now, jump to the main U-Boot board init code */
  274. board_init_r (gd, dest_addr);
  275. /* NOTREACHED */
  276. }
  277. /*
  278. * Check Board Identity:
  279. * right now, assume borad type. (there is just one...after all)
  280. */
  281. int checkboard (void)
  282. {
  283. char *s = getenv("serial#");
  284. printf("Board: %s", CFG_BOARD_NAME);
  285. if (s != NULL) {
  286. puts(", serial# ");
  287. puts(s);
  288. }
  289. putc('\n');
  290. return (0);
  291. }
  292. /* utility functions */
  293. void debug_led (int led, int mode)
  294. {
  295. }
  296. int display_mem_map (void)
  297. {
  298. int i, j;
  299. unsigned int base, size, width;
  300. /* SDRAM */
  301. printf ("SD (DDR) RAM\n");
  302. for (i = 0; i <= BANK3; i++) {
  303. base = memoryGetBankBaseAddress (i);
  304. size = memoryGetBankSize (i);
  305. if (size != 0)
  306. printf ("BANK%d: base - 0x%08x\tsize - %dM bytes\n",
  307. i, base, size >> 20);
  308. }
  309. #ifdef CONFIG_PCI
  310. /* CPU's PCI windows */
  311. for (i = 0; i <= PCI_HOST1; i++) {
  312. printf ("\nCPU's PCI %d windows\n", i);
  313. base = pciGetSpaceBase (i, PCI_IO);
  314. size = pciGetSpaceSize (i, PCI_IO);
  315. printf (" IO: base - 0x%08x\tsize - %dM bytes\n", base,
  316. size >> 20);
  317. /* ronen currently only first PCI MEM is used 3 */
  318. for (j = 0; j <= PCI_REGION0; j++) {
  319. base = pciGetSpaceBase (i, j);
  320. size = pciGetSpaceSize (i, j);
  321. printf ("MEMORY %d: base - 0x%08x\tsize - %dM bytes\n",
  322. j, base, size >> 20);
  323. }
  324. }
  325. #endif /* of CONFIG_PCI */
  326. /* Bootrom */
  327. base = memoryGetDeviceBaseAddress (BOOT_DEVICE); /* Boot */
  328. size = memoryGetDeviceSize (BOOT_DEVICE);
  329. width = memoryGetDeviceWidth (BOOT_DEVICE) * 8;
  330. printf (" BOOT: base - 0x%08x size - %dM bytes\twidth - %d bits\t- FLASH\n",
  331. base, size >> 20, width);
  332. return (0);
  333. }
  334. /* DRAM check routines copied from gw8260 */
  335. #if defined (CFG_DRAM_TEST)
  336. /*********************************************************************/
  337. /* NAME: move64() - moves a double word (64-bit) */
  338. /* */
  339. /* DESCRIPTION: */
  340. /* this function performs a double word move from the data at */
  341. /* the source pointer to the location at the destination pointer. */
  342. /* */
  343. /* INPUTS: */
  344. /* unsigned long long *src - pointer to data to move */
  345. /* */
  346. /* OUTPUTS: */
  347. /* unsigned long long *dest - pointer to locate to move data */
  348. /* */
  349. /* RETURNS: */
  350. /* None */
  351. /* */
  352. /* RESTRICTIONS/LIMITATIONS: */
  353. /* May cloober fr0. */
  354. /* */
  355. /*********************************************************************/
  356. static void move64 (unsigned long long *src, unsigned long long *dest)
  357. {
  358. asm ("lfd 0, 0(3)\n\t" /* fpr0 = *scr */
  359. "stfd 0, 0(4)" /* *dest = fpr0 */
  360. : : : "fr0"); /* Clobbers fr0 */
  361. return;
  362. }
  363. #if defined (CFG_DRAM_TEST_DATA)
  364. unsigned long long pattern[] = {
  365. 0xaaaaaaaaaaaaaaaaULL,
  366. 0xccccccccccccccccULL,
  367. 0xf0f0f0f0f0f0f0f0ULL,
  368. 0xff00ff00ff00ff00ULL,
  369. 0xffff0000ffff0000ULL,
  370. 0xffffffff00000000ULL,
  371. 0x00000000ffffffffULL,
  372. 0x0000ffff0000ffffULL,
  373. 0x00ff00ff00ff00ffULL,
  374. 0x0f0f0f0f0f0f0f0fULL,
  375. 0x3333333333333333ULL,
  376. 0x5555555555555555ULL
  377. };
  378. /*********************************************************************/
  379. /* NAME: mem_test_data() - test data lines for shorts and opens */
  380. /* */
  381. /* DESCRIPTION: */
  382. /* Tests data lines for shorts and opens by forcing adjacent data */
  383. /* to opposite states. Because the data lines could be routed in */
  384. /* an arbitrary manner the must ensure test patterns ensure that */
  385. /* every case is tested. By using the following series of binary */
  386. /* patterns every combination of adjacent bits is test regardless */
  387. /* of routing. */
  388. /* */
  389. /* ...101010101010101010101010 */
  390. /* ...110011001100110011001100 */
  391. /* ...111100001111000011110000 */
  392. /* ...111111110000000011111111 */
  393. /* */
  394. /* Carrying this out, gives us six hex patterns as follows: */
  395. /* */
  396. /* 0xaaaaaaaaaaaaaaaa */
  397. /* 0xcccccccccccccccc */
  398. /* 0xf0f0f0f0f0f0f0f0 */
  399. /* 0xff00ff00ff00ff00 */
  400. /* 0xffff0000ffff0000 */
  401. /* 0xffffffff00000000 */
  402. /* */
  403. /* The number test patterns will always be given by: */
  404. /* */
  405. /* log(base 2)(number data bits) = log2 (64) = 6 */
  406. /* */
  407. /* To test for short and opens to other signals on our boards. we */
  408. /* simply */
  409. /* test with the 1's complemnt of the paterns as well. */
  410. /* */
  411. /* OUTPUTS: */
  412. /* Displays failing test pattern */
  413. /* */
  414. /* RETURNS: */
  415. /* 0 - Passed test */
  416. /* 1 - Failed test */
  417. /* */
  418. /* RESTRICTIONS/LIMITATIONS: */
  419. /* Assumes only one one SDRAM bank */
  420. /* */
  421. /*********************************************************************/
  422. int mem_test_data (void)
  423. {
  424. unsigned long long *pmem = (unsigned long long *) CFG_MEMTEST_START;
  425. unsigned long long temp64 = 0;
  426. int num_patterns = sizeof (pattern) / sizeof (pattern[0]);
  427. int i;
  428. unsigned int hi, lo;
  429. for (i = 0; i < num_patterns; i++) {
  430. move64 (&(pattern[i]), pmem);
  431. move64 (pmem, &temp64);
  432. /* hi = (temp64>>32) & 0xffffffff; */
  433. /* lo = temp64 & 0xffffffff; */
  434. /* printf("\ntemp64 = 0x%08x%08x", hi, lo); */
  435. hi = (pattern[i] >> 32) & 0xffffffff;
  436. lo = pattern[i] & 0xffffffff;
  437. /* printf("\npattern[%d] = 0x%08x%08x", i, hi, lo); */
  438. if (temp64 != pattern[i]) {
  439. printf ("\n Data Test Failed, pattern 0x%08x%08x",
  440. hi, lo);
  441. return 1;
  442. }
  443. }
  444. return 0;
  445. }
  446. #endif /* CFG_DRAM_TEST_DATA */
  447. #if defined (CFG_DRAM_TEST_ADDRESS)
  448. /*********************************************************************/
  449. /* NAME: mem_test_address() - test address lines */
  450. /* */
  451. /* DESCRIPTION: */
  452. /* This function performs a test to verify that each word im */
  453. /* memory is uniquly addressable. The test sequence is as follows: */
  454. /* */
  455. /* 1) write the address of each word to each word. */
  456. /* 2) verify that each location equals its address */
  457. /* */
  458. /* OUTPUTS: */
  459. /* Displays failing test pattern and address */
  460. /* */
  461. /* RETURNS: */
  462. /* 0 - Passed test */
  463. /* 1 - Failed test */
  464. /* */
  465. /* RESTRICTIONS/LIMITATIONS: */
  466. /* */
  467. /* */
  468. /*********************************************************************/
  469. int mem_test_address (void)
  470. {
  471. volatile unsigned int *pmem =
  472. (volatile unsigned int *) CFG_MEMTEST_START;
  473. const unsigned int size = (CFG_MEMTEST_END - CFG_MEMTEST_START) / 4;
  474. unsigned int i;
  475. /* write address to each location */
  476. for (i = 0; i < size; i++)
  477. pmem[i] = i;
  478. /* verify each loaction */
  479. for (i = 0; i < size; i++) {
  480. if (pmem[i] != i) {
  481. printf ("\n Address Test Failed at 0x%x", i);
  482. return 1;
  483. }
  484. }
  485. return 0;
  486. }
  487. #endif /* CFG_DRAM_TEST_ADDRESS */
  488. #if defined (CFG_DRAM_TEST_WALK)
  489. /*********************************************************************/
  490. /* NAME: mem_march() - memory march */
  491. /* */
  492. /* DESCRIPTION: */
  493. /* Marches up through memory. At each location verifies rmask if */
  494. /* read = 1. At each location write wmask if write = 1. Displays */
  495. /* failing address and pattern. */
  496. /* */
  497. /* INPUTS: */
  498. /* volatile unsigned long long * base - start address of test */
  499. /* unsigned int size - number of dwords(64-bit) to test */
  500. /* unsigned long long rmask - read verify mask */
  501. /* unsigned long long wmask - wrtie verify mask */
  502. /* short read - verifies rmask if read = 1 */
  503. /* short write - writes wmask if write = 1 */
  504. /* */
  505. /* OUTPUTS: */
  506. /* Displays failing test pattern and address */
  507. /* */
  508. /* RETURNS: */
  509. /* 0 - Passed test */
  510. /* 1 - Failed test */
  511. /* */
  512. /* RESTRICTIONS/LIMITATIONS: */
  513. /* */
  514. /* */
  515. /*********************************************************************/
  516. int mem_march (volatile unsigned long long *base,
  517. unsigned int size,
  518. unsigned long long rmask,
  519. unsigned long long wmask, short read, short write)
  520. {
  521. unsigned int i;
  522. unsigned long long temp = 0;
  523. unsigned int hitemp, lotemp, himask, lomask;
  524. for (i = 0; i < size; i++) {
  525. if (read != 0) {
  526. /* temp = base[i]; */
  527. move64 ((unsigned long long *) &(base[i]), &temp);
  528. if (rmask != temp) {
  529. hitemp = (temp >> 32) & 0xffffffff;
  530. lotemp = temp & 0xffffffff;
  531. himask = (rmask >> 32) & 0xffffffff;
  532. lomask = rmask & 0xffffffff;
  533. printf ("\n Walking one's test failed: address = 0x%08x," "\n\texpected 0x%08x%08x, found 0x%08x%08x", i << 3, himask, lomask, hitemp, lotemp);
  534. return 1;
  535. }
  536. }
  537. if (write != 0) {
  538. /* base[i] = wmask; */
  539. move64 (&wmask, (unsigned long long *) &(base[i]));
  540. }
  541. }
  542. return 0;
  543. }
  544. #endif /* CFG_DRAM_TEST_WALK */
  545. /*********************************************************************/
  546. /* NAME: mem_test_walk() - a simple walking ones test */
  547. /* */
  548. /* DESCRIPTION: */
  549. /* Performs a walking ones through entire physical memory. The */
  550. /* test uses as series of memory marches, mem_march(), to verify */
  551. /* and write the test patterns to memory. The test sequence is as */
  552. /* follows: */
  553. /* 1) march writing 0000...0001 */
  554. /* 2) march verifying 0000...0001 , writing 0000...0010 */
  555. /* 3) repeat step 2 shifting masks left 1 bit each time unitl */
  556. /* the write mask equals 1000...0000 */
  557. /* 4) march verifying 1000...0000 */
  558. /* The test fails if any of the memory marches return a failure. */
  559. /* */
  560. /* OUTPUTS: */
  561. /* Displays which pass on the memory test is executing */
  562. /* */
  563. /* RETURNS: */
  564. /* 0 - Passed test */
  565. /* 1 - Failed test */
  566. /* */
  567. /* RESTRICTIONS/LIMITATIONS: */
  568. /* */
  569. /* */
  570. /*********************************************************************/
  571. int mem_test_walk (void)
  572. {
  573. unsigned long long mask;
  574. volatile unsigned long long *pmem =
  575. (volatile unsigned long long *) CFG_MEMTEST_START;
  576. const unsigned long size = (CFG_MEMTEST_END - CFG_MEMTEST_START) / 8;
  577. unsigned int i;
  578. mask = 0x01;
  579. printf ("Initial Pass");
  580. mem_march (pmem, size, 0x0, 0x1, 0, 1);
  581. printf ("\b\b\b\b\b\b\b\b\b\b\b\b");
  582. printf (" ");
  583. printf (" ");
  584. printf ("\b\b\b\b\b\b\b\b\b\b\b\b");
  585. for (i = 0; i < 63; i++) {
  586. printf ("Pass %2d", i + 2);
  587. if (mem_march (pmem, size, mask, mask << 1, 1, 1) != 0) {
  588. /*printf("mask: 0x%x, pass: %d, ", mask, i); */
  589. return 1;
  590. }
  591. mask = mask << 1;
  592. printf ("\b\b\b\b\b\b\b");
  593. }
  594. printf ("Last Pass");
  595. if (mem_march (pmem, size, 0, mask, 0, 1) != 0) {
  596. /* printf("mask: 0x%x", mask); */
  597. return 1;
  598. }
  599. printf ("\b\b\b\b\b\b\b\b\b");
  600. printf (" ");
  601. printf ("\b\b\b\b\b\b\b\b\b");
  602. return 0;
  603. }
  604. /*********************************************************************/
  605. /* NAME: testdram() - calls any enabled memory tests */
  606. /* */
  607. /* DESCRIPTION: */
  608. /* Runs memory tests if the environment test variables are set to */
  609. /* 'y'. */
  610. /* */
  611. /* INPUTS: */
  612. /* testdramdata - If set to 'y', data test is run. */
  613. /* testdramaddress - If set to 'y', address test is run. */
  614. /* testdramwalk - If set to 'y', walking ones test is run */
  615. /* */
  616. /* OUTPUTS: */
  617. /* None */
  618. /* */
  619. /* RETURNS: */
  620. /* 0 - Passed test */
  621. /* 1 - Failed test */
  622. /* */
  623. /* RESTRICTIONS/LIMITATIONS: */
  624. /* */
  625. /* */
  626. /*********************************************************************/
  627. int testdram (void)
  628. {
  629. char *s;
  630. int rundata = 0;
  631. int runaddress = 0;
  632. int runwalk = 0;
  633. #ifdef CFG_DRAM_TEST_DATA
  634. s = getenv ("testdramdata");
  635. rundata = (s && (*s == 'y')) ? 1 : 0;
  636. #endif
  637. #ifdef CFG_DRAM_TEST_ADDRESS
  638. s = getenv ("testdramaddress");
  639. runaddress = (s && (*s == 'y')) ? 1 : 0;
  640. #endif
  641. #ifdef CFG_DRAM_TEST_WALK
  642. s = getenv ("testdramwalk");
  643. runwalk = (s && (*s == 'y')) ? 1 : 0;
  644. #endif
  645. if ((rundata == 1) || (runaddress == 1) || (runwalk == 1))
  646. printf ("Testing RAM from 0x%08x to 0x%08x ... "
  647. "(don't panic... that will take a moment !!!!)\n",
  648. CFG_MEMTEST_START, CFG_MEMTEST_END);
  649. #ifdef CFG_DRAM_TEST_DATA
  650. if (rundata == 1) {
  651. printf ("Test DATA ... ");
  652. if (mem_test_data () == 1) {
  653. printf ("failed \n");
  654. return 1;
  655. } else
  656. printf ("ok \n");
  657. }
  658. #endif
  659. #ifdef CFG_DRAM_TEST_ADDRESS
  660. if (runaddress == 1) {
  661. printf ("Test ADDRESS ... ");
  662. if (mem_test_address () == 1) {
  663. printf ("failed \n");
  664. return 1;
  665. } else
  666. printf ("ok \n");
  667. }
  668. #endif
  669. #ifdef CFG_DRAM_TEST_WALK
  670. if (runwalk == 1) {
  671. printf ("Test WALKING ONEs ... ");
  672. if (mem_test_walk () == 1) {
  673. printf ("failed \n");
  674. return 1;
  675. } else
  676. printf ("ok \n");
  677. }
  678. #endif
  679. if ((rundata == 1) || (runaddress == 1) || (runwalk == 1))
  680. printf ("passed\n");
  681. return 0;
  682. }
  683. #endif /* CFG_DRAM_TEST */
  684. /* ronen - the below functions are used by the bootm function */
  685. /* - we map the base register to fbe00000 (same mapping as in the LSP) */
  686. /* - we turn off the RX gig dmas - to prevent the dma from overunning */
  687. /* the kernel data areas. */
  688. /* - we diable and invalidate the icache and dcache. */
  689. void my_remap_gt_regs_bootm (u32 cur_loc, u32 new_loc)
  690. {
  691. u32 temp;
  692. temp = in_le32 ((u32 *) (new_loc + INTERNAL_SPACE_DECODE));
  693. if ((temp & 0xffff) == new_loc >> 16)
  694. return;
  695. temp = (in_le32 ((u32 *) (cur_loc + INTERNAL_SPACE_DECODE)) &
  696. 0xffff0000) | (new_loc >> 16);
  697. out_le32 ((u32 *) (cur_loc + INTERNAL_SPACE_DECODE), temp);
  698. while ((WORD_SWAP (*((volatile unsigned int *) (NONE_CACHEABLE |
  699. new_loc |
  700. (INTERNAL_SPACE_DECODE)))))
  701. != temp);
  702. }