MPC8541CDS.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462
  1. /*
  2. * Copyright 2004 Freescale Semiconductor.
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. /*
  23. * mpc8541cds board configuration file
  24. *
  25. * Please refer to doc/README.mpc85xxcds for more info.
  26. *
  27. */
  28. #ifndef __CONFIG_H
  29. #define __CONFIG_H
  30. /* High Level Configuration Options */
  31. #define CONFIG_BOOKE 1 /* BOOKE */
  32. #define CONFIG_E500 1 /* BOOKE e500 family */
  33. #define CONFIG_MPC85xx 1 /* MPC8540/60/55/41 */
  34. #define CONFIG_MPC8541 1 /* MPC8541 specific */
  35. #define CONFIG_MPC8541CDS 1 /* MPC8541CDS board specific */
  36. #define CONFIG_PCI
  37. #define CONFIG_TSEC_ENET /* tsec ethernet support */
  38. #define CONFIG_ENV_OVERWRITE
  39. #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
  40. #define CONFIG_DDR_ECC /* only for ECC DDR module */
  41. #define CONFIG_DDR_DLL /* possible DLL fix needed */
  42. #define CONFIG_DDR_2T_TIMING /* Sets the 2T timing bit */
  43. /*
  44. * When initializing flash, if we cannot find the manufacturer ID,
  45. * assume this is the AMD flash associated with the CDS board.
  46. * This allows booting from a promjet.
  47. */
  48. #define CONFIG_ASSUME_AMD_FLASH
  49. #define MPC85xx_DDR_SDRAM_CLK_CNTL /* 85xx has clock control reg */
  50. #ifndef __ASSEMBLY__
  51. extern unsigned long get_clock_freq(void);
  52. #endif
  53. #define CONFIG_SYS_CLK_FREQ get_clock_freq() /* sysclk for MPC85xx */
  54. /*
  55. * These can be toggled for performance analysis, otherwise use default.
  56. */
  57. #define CONFIG_L2_CACHE /* toggle L2 cache */
  58. #define CONFIG_BTB /* toggle branch predition */
  59. #define CONFIG_ADDR_STREAMING /* toggle addr streaming */
  60. #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
  61. #undef CFG_DRAM_TEST /* memory test, takes time */
  62. #define CFG_MEMTEST_START 0x00200000 /* memtest works on */
  63. #define CFG_MEMTEST_END 0x00400000
  64. /*
  65. * Base addresses -- Note these are effective addresses where the
  66. * actual resources get mapped (not physical addresses)
  67. */
  68. #define CFG_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */
  69. #define CFG_CCSRBAR 0xe0000000 /* relocated CCSRBAR */
  70. #define CFG_IMMR CFG_CCSRBAR /* PQII uses CFG_IMMR */
  71. /*
  72. * DDR Setup
  73. */
  74. #define CFG_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
  75. #define CFG_SDRAM_BASE CFG_DDR_SDRAM_BASE
  76. #define SPD_EEPROM_ADDRESS 0x51 /* DDR DIMM */
  77. /*
  78. * Make sure required options are set
  79. */
  80. #ifndef CONFIG_SPD_EEPROM
  81. #error ("CONFIG_SPD_EEPROM is required by MPC85555CDS")
  82. #endif
  83. /*
  84. * SDRAM on the Local Bus
  85. */
  86. #define CFG_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */
  87. #define CFG_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
  88. #define CFG_FLASH_BASE 0xff000000 /* start of FLASH 8M */
  89. #define CFG_BR0_PRELIM 0xff801001 /* port size 16bit */
  90. #define CFG_BR1_PRELIM 0xff001001 /* port size 16bit */
  91. #define CFG_OR0_PRELIM 0xff806e61 /* 8MB Flash */
  92. #define CFG_OR1_PRELIM 0xff806e61 /* 8MB Flash */
  93. #define CFG_FLASH_BANKS_LIST {0xff800000, CFG_FLASH_BASE}
  94. #define CFG_MAX_FLASH_BANKS 2 /* number of banks */
  95. #define CFG_MAX_FLASH_SECT 128 /* sectors per device */
  96. #undef CFG_FLASH_CHECKSUM
  97. #define CFG_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
  98. #define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
  99. #define CFG_MONITOR_BASE TEXT_BASE /* start of monitor */
  100. #define CFG_FLASH_CFI_DRIVER
  101. #define CFG_FLASH_CFI
  102. #define CFG_FLASH_EMPTY_INFO
  103. #undef CONFIG_CLOCKS_IN_MHZ
  104. /*
  105. * Local Bus Definitions
  106. */
  107. /*
  108. * Base Register 2 and Option Register 2 configure SDRAM.
  109. * The SDRAM base address, CFG_LBC_SDRAM_BASE, is 0xf0000000.
  110. *
  111. * For BR2, need:
  112. * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
  113. * port-size = 32-bits = BR2[19:20] = 11
  114. * no parity checking = BR2[21:22] = 00
  115. * SDRAM for MSEL = BR2[24:26] = 011
  116. * Valid = BR[31] = 1
  117. *
  118. * 0 4 8 12 16 20 24 28
  119. * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
  120. *
  121. * FIXME: CFG_LBC_SDRAM_BASE should be masked and OR'ed into
  122. * FIXME: the top 17 bits of BR2.
  123. */
  124. #define CFG_BR2_PRELIM 0xf0001861
  125. /*
  126. * The SDRAM size in MB, CFG_LBC_SDRAM_SIZE, is 64.
  127. *
  128. * For OR2, need:
  129. * 64MB mask for AM, OR2[0:7] = 1111 1100
  130. * XAM, OR2[17:18] = 11
  131. * 9 columns OR2[19-21] = 010
  132. * 13 rows OR2[23-25] = 100
  133. * EAD set for extra time OR[31] = 1
  134. *
  135. * 0 4 8 12 16 20 24 28
  136. * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
  137. */
  138. #define CFG_OR2_PRELIM 0xfc006901
  139. #define CFG_LBC_LCRR 0x00030004 /* LB clock ratio reg */
  140. #define CFG_LBC_LBCR 0x00000000 /* LB config reg */
  141. #define CFG_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
  142. #define CFG_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/
  143. /*
  144. * LSDMR masks
  145. */
  146. #define CFG_LBC_LSDMR_RFEN (1 << (31 - 1))
  147. #define CFG_LBC_LSDMR_BSMA1516 (3 << (31 - 10))
  148. #define CFG_LBC_LSDMR_BSMA1617 (4 << (31 - 10))
  149. #define CFG_LBC_LSDMR_RFCR16 (7 << (31 - 16))
  150. #define CFG_LBC_LSDMR_PRETOACT7 (7 << (31 - 19))
  151. #define CFG_LBC_LSDMR_ACTTORW7 (7 << (31 - 22))
  152. #define CFG_LBC_LSDMR_ACTTORW6 (6 << (31 - 22))
  153. #define CFG_LBC_LSDMR_BL8 (1 << (31 - 23))
  154. #define CFG_LBC_LSDMR_WRC4 (0 << (31 - 27))
  155. #define CFG_LBC_LSDMR_CL3 (3 << (31 - 31))
  156. #define CFG_LBC_LSDMR_OP_NORMAL (0 << (31 - 4))
  157. #define CFG_LBC_LSDMR_OP_ARFRSH (1 << (31 - 4))
  158. #define CFG_LBC_LSDMR_OP_SRFRSH (2 << (31 - 4))
  159. #define CFG_LBC_LSDMR_OP_MRW (3 << (31 - 4))
  160. #define CFG_LBC_LSDMR_OP_PRECH (4 << (31 - 4))
  161. #define CFG_LBC_LSDMR_OP_PCHALL (5 << (31 - 4))
  162. #define CFG_LBC_LSDMR_OP_ACTBNK (6 << (31 - 4))
  163. #define CFG_LBC_LSDMR_OP_RWINV (7 << (31 - 4))
  164. /*
  165. * Common settings for all Local Bus SDRAM commands.
  166. * At run time, either BSMA1516 (for CPU 1.1)
  167. * or BSMA1617 (for CPU 1.0) (old)
  168. * is OR'ed in too.
  169. */
  170. #define CFG_LBC_LSDMR_COMMON ( CFG_LBC_LSDMR_RFCR16 \
  171. | CFG_LBC_LSDMR_PRETOACT7 \
  172. | CFG_LBC_LSDMR_ACTTORW7 \
  173. | CFG_LBC_LSDMR_BL8 \
  174. | CFG_LBC_LSDMR_WRC4 \
  175. | CFG_LBC_LSDMR_CL3 \
  176. | CFG_LBC_LSDMR_RFEN \
  177. )
  178. /*
  179. * The CADMUS registers are connected to CS3 on CDS.
  180. * The new memory map places CADMUS at 0xf8000000.
  181. *
  182. * For BR3, need:
  183. * Base address of 0xf8000000 = BR[0:16] = 1111 1000 0000 0000 0
  184. * port-size = 8-bits = BR[19:20] = 01
  185. * no parity checking = BR[21:22] = 00
  186. * GPMC for MSEL = BR[24:26] = 000
  187. * Valid = BR[31] = 1
  188. *
  189. * 0 4 8 12 16 20 24 28
  190. * 1111 1000 0000 0000 0000 1000 0000 0001 = f8000801
  191. *
  192. * For OR3, need:
  193. * 1 MB mask for AM, OR[0:16] = 1111 1111 1111 0000 0
  194. * disable buffer ctrl OR[19] = 0
  195. * CSNT OR[20] = 1
  196. * ACS OR[21:22] = 11
  197. * XACS OR[23] = 1
  198. * SCY 15 wait states OR[24:27] = 1111 max is suboptimal but safe
  199. * SETA OR[28] = 0
  200. * TRLX OR[29] = 1
  201. * EHTR OR[30] = 1
  202. * EAD extra time OR[31] = 1
  203. *
  204. * 0 4 8 12 16 20 24 28
  205. * 1111 1111 1111 0000 0000 1111 1111 0111 = fff00ff7
  206. */
  207. #define CADMUS_BASE_ADDR 0xf8000000
  208. #define CFG_BR3_PRELIM 0xf8000801
  209. #define CFG_OR3_PRELIM 0xfff00ff7
  210. #define CONFIG_L1_INIT_RAM
  211. #define CFG_INIT_RAM_LOCK 1
  212. #define CFG_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
  213. #define CFG_INIT_RAM_END 0x4000 /* End of used area in RAM */
  214. #define CFG_GBL_DATA_SIZE 128 /* num bytes initial data */
  215. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  216. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  217. #define CFG_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */
  218. #define CFG_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
  219. /* Serial Port */
  220. #define CONFIG_CONS_INDEX 2
  221. #undef CONFIG_SERIAL_SOFTWARE_FIFO
  222. #define CFG_NS16550
  223. #define CFG_NS16550_SERIAL
  224. #define CFG_NS16550_REG_SIZE 1
  225. #define CFG_NS16550_CLK get_bus_freq(0)
  226. #define CFG_BAUDRATE_TABLE \
  227. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
  228. #define CFG_NS16550_COM1 (CFG_CCSRBAR+0x4500)
  229. #define CFG_NS16550_COM2 (CFG_CCSRBAR+0x4600)
  230. /* Use the HUSH parser */
  231. #define CFG_HUSH_PARSER
  232. #ifdef CFG_HUSH_PARSER
  233. #define CFG_PROMPT_HUSH_PS2 "> "
  234. #endif
  235. /* I2C */
  236. #define CONFIG_HARD_I2C /* I2C with hardware support */
  237. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  238. #define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
  239. #define CFG_I2C_EEPROM_ADDR 0x57
  240. #define CFG_I2C_SLAVE 0x7F
  241. #define CFG_I2C_NOPROBES {0x69} /* Don't probe these addrs */
  242. /*
  243. * General PCI
  244. * Addresses are mapped 1-1.
  245. */
  246. #define CFG_PCI1_MEM_BASE 0x80000000
  247. #define CFG_PCI1_MEM_PHYS CFG_PCI1_MEM_BASE
  248. #define CFG_PCI1_MEM_SIZE 0x20000000 /* 512M */
  249. #define CFG_PCI1_IO_BASE 0xe2000000
  250. #define CFG_PCI1_IO_PHYS CFG_PCI1_IO_BASE
  251. #define CFG_PCI1_IO_SIZE 0x1000000 /* 16M */
  252. #define CFG_PCI2_MEM_BASE 0xa0000000
  253. #define CFG_PCI2_MEM_PHYS CFG_PCI2_MEM_BASE
  254. #define CFG_PCI2_MEM_SIZE 0x20000000 /* 512M */
  255. #define CFG_PCI2_IO_BASE 0xe3000000
  256. #define CFG_PCI2_IO_PHYS CFG_PCI2_IO_BASE
  257. #define CFG_PCI2_IO_SIZE 0x1000000 /* 16M */
  258. #if defined(CONFIG_PCI)
  259. #define CONFIG_NET_MULTI
  260. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  261. #undef CONFIG_EEPRO100
  262. #undef CONFIG_TULIP
  263. #if !defined(CONFIG_PCI_PNP)
  264. #define PCI_ENET0_IOADDR 0xe0000000
  265. #define PCI_ENET0_MEMADDR 0xe0000000
  266. #define PCI_IDSEL_NUMBER 0x0c /*slot0->3(IDSEL)=12->15*/
  267. #endif
  268. #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  269. #define CFG_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
  270. #endif /* CONFIG_PCI */
  271. #if defined(CONFIG_TSEC_ENET)
  272. #ifndef CONFIG_NET_MULTI
  273. #define CONFIG_NET_MULTI 1
  274. #endif
  275. #define CONFIG_MII 1 /* MII PHY management */
  276. #define CONFIG_MPC85XX_TSEC1 1
  277. #define CONFIG_MPC85XX_TSEC2 1
  278. #undef CONFIG_MPC85XX_FEC
  279. #define TSEC1_PHY_ADDR 0
  280. #define TSEC2_PHY_ADDR 1
  281. #define FEC_PHY_ADDR 3
  282. #define TSEC1_PHYIDX 0
  283. #define TSEC2_PHYIDX 0
  284. #define FEC_PHYIDX 0
  285. #define CONFIG_ETHPRIME "MOTO ENET0"
  286. #endif /* CONFIG_TSEC_ENET */
  287. /*
  288. * Environment
  289. */
  290. #define CFG_ENV_IS_IN_FLASH 1
  291. #define CFG_ENV_ADDR (CFG_MONITOR_BASE + 0x40000)
  292. #define CFG_ENV_SECT_SIZE 0x40000 /* 256K(one sector) for env */
  293. #define CFG_ENV_SIZE 0x2000
  294. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  295. #define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  296. #if defined(CONFIG_PCI)
  297. #define CONFIG_COMMANDS (CONFIG_CMD_DFL \
  298. | CFG_CMD_PCI \
  299. | CFG_CMD_PING \
  300. | CFG_CMD_I2C \
  301. | CFG_CMD_MII)
  302. #else
  303. #define CONFIG_COMMANDS (CONFIG_CMD_DFL \
  304. | CFG_CMD_PING \
  305. | CFG_CMD_I2C \
  306. | CFG_CMD_MII)
  307. #endif
  308. #include <cmd_confdefs.h>
  309. #undef CONFIG_WATCHDOG /* watchdog disabled */
  310. /*
  311. * Miscellaneous configurable options
  312. */
  313. #define CFG_LONGHELP /* undef to save memory */
  314. #define CFG_LOAD_ADDR 0x2000000 /* default load address */
  315. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  316. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  317. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  318. #else
  319. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  320. #endif
  321. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  322. #define CFG_MAXARGS 16 /* max number of command args */
  323. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  324. #define CFG_HZ 1000 /* decrementer freq: 1ms ticks */
  325. /*
  326. * For booting Linux, the board info and command line data
  327. * have to be in the first 8 MB of memory, since this is
  328. * the maximum mapped by the Linux kernel during initialization.
  329. */
  330. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/
  331. /* Cache Configuration */
  332. #define CFG_DCACHE_SIZE 32768
  333. #define CFG_CACHELINE_SIZE 32
  334. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  335. #define CFG_CACHELINE_SHIFT 5 /*log base 2 of the above value*/
  336. #endif
  337. /*
  338. * Internal Definitions
  339. *
  340. * Boot Flags
  341. */
  342. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  343. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  344. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  345. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  346. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  347. #endif
  348. /*
  349. * Environment Configuration
  350. */
  351. /* The mac addresses for all ethernet interface */
  352. #if defined(CONFIG_TSEC_ENET)
  353. #define CONFIG_ETHADDR 00:E0:0C:00:00:FD
  354. #define CONFIG_ETH1ADDR 00:E0:0C:00:01:FD
  355. #define CONFIG_ETH2ADDR 00:E0:0C:00:02:FD
  356. #endif
  357. #define CONFIG_IPADDR 192.168.1.253
  358. #define CONFIG_HOSTNAME unknown
  359. #define CONFIG_ROOTPATH /nfsroot
  360. #define CONFIG_BOOTFILE your.uImage
  361. #define CONFIG_SERVERIP 192.168.1.1
  362. #define CONFIG_GATEWAYIP 192.168.1.1
  363. #define CONFIG_NETMASK 255.255.255.0
  364. #define CONFIG_LOADADDR 200000 /*default location for tftp and bootm*/
  365. #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
  366. #undef CONFIG_BOOTARGS /* the boot command will set bootargs*/
  367. #define CONFIG_BAUDRATE 115200
  368. #define CONFIG_EXTRA_ENV_SETTINGS \
  369. "netdev=eth0\0" \
  370. "consoledev=ttyS1\0" \
  371. "ramdiskaddr=400000\0" \
  372. "ramdiskfile=your.ramdisk.u-boot\0"
  373. #define CONFIG_NFSBOOTCOMMAND \
  374. "setenv bootargs root=/dev/nfs rw " \
  375. "nfsroot=$serverip:$rootpath " \
  376. "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
  377. "console=$consoledev,$baudrate $othbootargs;" \
  378. "tftp $loadaddr $bootfile;" \
  379. "bootm $loadaddr"
  380. #define CONFIG_RAMBOOTCOMMAND \
  381. "setenv bootargs root=/dev/ram rw " \
  382. "console=$consoledev,$baudrate $othbootargs;" \
  383. "tftp $ramdiskaddr $ramdiskfile;" \
  384. "tftp $loadaddr $bootfile;" \
  385. "bootm $loadaddr $ramdiskaddr"
  386. #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
  387. #endif /* __CONFIG_H */