start.S 9.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424
  1. /*
  2. * armboot - Startup Code for ARM926EJS CPU-core
  3. *
  4. * Copyright (c) 2003 Texas Instruments
  5. *
  6. * ----- Adapted for OMAP1610 OMAP730 from ARM925t code ------
  7. *
  8. * Copyright (c) 2001 Marius Gröger <mag@sysgo.de>
  9. * Copyright (c) 2002 Alex Züpke <azu@sysgo.de>
  10. * Copyright (c) 2002 Gary Jennejohn <garyj@denx.de>
  11. * Copyright (c) 2003 Richard Woodruff <r-woodruff2@ti.com>
  12. * Copyright (c) 2003 Kshitij <kshitij@ti.com>
  13. *
  14. * See file CREDITS for list of people who contributed to this
  15. * project.
  16. *
  17. * This program is free software; you can redistribute it and/or
  18. * modify it under the terms of the GNU General Public License as
  19. * published by the Free Software Foundation; either version 2 of
  20. * the License, or (at your option) any later version.
  21. *
  22. * This program is distributed in the hope that it will be useful,
  23. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  24. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  25. * GNU General Public License for more details.
  26. *
  27. * You should have received a copy of the GNU General Public License
  28. * along with this program; if not, write to the Free Software
  29. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  30. * MA 02111-1307 USA
  31. */
  32. #include <asm-offsets.h>
  33. #include <config.h>
  34. #include <version.h>
  35. /*
  36. *************************************************************************
  37. *
  38. * Jump vector table
  39. *
  40. *************************************************************************
  41. */
  42. .globl _start
  43. _start:
  44. b reset
  45. ldr pc, _undefined_instruction
  46. ldr pc, _software_interrupt
  47. ldr pc, _prefetch_abort
  48. ldr pc, _data_abort
  49. ldr pc, _not_used
  50. ldr pc, _irq
  51. ldr pc, _fiq
  52. _undefined_instruction:
  53. .word undefined_instruction
  54. _software_interrupt:
  55. .word software_interrupt
  56. _prefetch_abort:
  57. .word prefetch_abort
  58. _data_abort:
  59. .word data_abort
  60. _not_used:
  61. .word not_used
  62. _irq:
  63. .word irq
  64. _fiq:
  65. .word fiq
  66. .balignl 16,0xdeadbeef
  67. /*
  68. *************************************************************************
  69. *
  70. * Startup Code (reset vector)
  71. *
  72. * do important init only if we don't start from memory!
  73. * setup memory and board specific bits prior to relocation.
  74. * relocate armboot to ram
  75. * setup stack
  76. *
  77. *************************************************************************
  78. */
  79. .globl _TEXT_BASE
  80. _TEXT_BASE:
  81. #if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_TEXT_BASE)
  82. .word CONFIG_SPL_TEXT_BASE
  83. #else
  84. .word CONFIG_SYS_TEXT_BASE
  85. #endif
  86. /*
  87. * These are defined in the board-specific linker script.
  88. * Subtracting _start from them lets the linker put their
  89. * relative position in the executable instead of leaving
  90. * them null.
  91. */
  92. .globl _bss_start_ofs
  93. _bss_start_ofs:
  94. .word __bss_start - _start
  95. .globl _image_copy_end_ofs
  96. _image_copy_end_ofs:
  97. .word __image_copy_end - _start
  98. .globl _bss_end_ofs
  99. _bss_end_ofs:
  100. .word __bss_end - _start
  101. .globl _end_ofs
  102. _end_ofs:
  103. .word _end - _start
  104. #ifdef CONFIG_USE_IRQ
  105. /* IRQ stack memory (calculated at run-time) */
  106. .globl IRQ_STACK_START
  107. IRQ_STACK_START:
  108. .word 0x0badc0de
  109. /* IRQ stack memory (calculated at run-time) */
  110. .globl FIQ_STACK_START
  111. FIQ_STACK_START:
  112. .word 0x0badc0de
  113. #endif
  114. /* IRQ stack memory (calculated at run-time) + 8 bytes */
  115. .globl IRQ_STACK_START_IN
  116. IRQ_STACK_START_IN:
  117. .word 0x0badc0de
  118. /*
  119. * the actual reset code
  120. */
  121. reset:
  122. /*
  123. * set the cpu to SVC32 mode
  124. */
  125. mrs r0,cpsr
  126. bic r0,r0,#0x1f
  127. orr r0,r0,#0xd3
  128. msr cpsr,r0
  129. /*
  130. * we do sys-critical inits only at reboot,
  131. * not when booting from ram!
  132. */
  133. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  134. bl cpu_init_crit
  135. #endif
  136. bl _main
  137. /*------------------------------------------------------------------------------*/
  138. /*
  139. * void relocate_code(addr_moni)
  140. *
  141. * This function relocates the monitor code.
  142. */
  143. .globl relocate_code
  144. relocate_code:
  145. mov r6, r0 /* save addr of destination */
  146. adr r0, _start
  147. subs r9, r6, r0 /* r9 <- relocation offset */
  148. beq relocate_done /* skip relocation */
  149. mov r1, r6 /* r1 <- scratch for copy_loop */
  150. ldr r3, _image_copy_end_ofs
  151. add r2, r0, r3 /* r2 <- source end address */
  152. copy_loop:
  153. ldmia r0!, {r10-r11} /* copy from source address [r0] */
  154. stmia r1!, {r10-r11} /* copy to target address [r1] */
  155. cmp r0, r2 /* until source end address [r2] */
  156. blo copy_loop
  157. #ifndef CONFIG_SPL_BUILD
  158. /*
  159. * fix .rel.dyn relocations
  160. */
  161. ldr r0, _TEXT_BASE /* r0 <- Text base */
  162. ldr r10, _dynsym_start_ofs /* r10 <- sym table ofs */
  163. add r10, r10, r0 /* r10 <- sym table in FLASH */
  164. ldr r2, _rel_dyn_start_ofs /* r2 <- rel dyn start ofs */
  165. add r2, r2, r0 /* r2 <- rel dyn start in FLASH */
  166. ldr r3, _rel_dyn_end_ofs /* r3 <- rel dyn end ofs */
  167. add r3, r3, r0 /* r3 <- rel dyn end in FLASH */
  168. fixloop:
  169. ldr r0, [r2] /* r0 <- location to fix up, IN FLASH! */
  170. add r0, r0, r9 /* r0 <- location to fix up in RAM */
  171. ldr r1, [r2, #4]
  172. and r7, r1, #0xff
  173. cmp r7, #23 /* relative fixup? */
  174. beq fixrel
  175. cmp r7, #2 /* absolute fixup? */
  176. beq fixabs
  177. /* ignore unknown type of fixup */
  178. b fixnext
  179. fixabs:
  180. /* absolute fix: set location to (offset) symbol value */
  181. mov r1, r1, LSR #4 /* r1 <- symbol index in .dynsym */
  182. add r1, r10, r1 /* r1 <- address of symbol in table */
  183. ldr r1, [r1, #4] /* r1 <- symbol value */
  184. add r1, r1, r9 /* r1 <- relocated sym addr */
  185. b fixnext
  186. fixrel:
  187. /* relative fix: increase location by offset */
  188. ldr r1, [r0]
  189. add r1, r1, r9
  190. fixnext:
  191. str r1, [r0]
  192. add r2, r2, #8 /* each rel.dyn entry is 8 bytes */
  193. cmp r2, r3
  194. blo fixloop
  195. #endif
  196. relocate_done:
  197. bx lr
  198. _rel_dyn_start_ofs:
  199. .word __rel_dyn_start - _start
  200. _rel_dyn_end_ofs:
  201. .word __rel_dyn_end - _start
  202. _dynsym_start_ofs:
  203. .word __dynsym_start - _start
  204. .globl c_runtime_cpu_setup
  205. c_runtime_cpu_setup:
  206. mov pc, lr
  207. /*
  208. *************************************************************************
  209. *
  210. * CPU_init_critical registers
  211. *
  212. * setup important registers
  213. * setup memory timing
  214. *
  215. *************************************************************************
  216. */
  217. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  218. cpu_init_crit:
  219. /* arm_int_generic assumes the ARM boot monitor, or user software,
  220. * has initialized the platform
  221. */
  222. mov pc, lr /* back to my caller */
  223. #endif
  224. /*
  225. *************************************************************************
  226. *
  227. * Interrupt handling
  228. *
  229. *************************************************************************
  230. */
  231. @
  232. @ IRQ stack frame.
  233. @
  234. #define S_FRAME_SIZE 72
  235. #define S_OLD_R0 68
  236. #define S_PSR 64
  237. #define S_PC 60
  238. #define S_LR 56
  239. #define S_SP 52
  240. #define S_IP 48
  241. #define S_FP 44
  242. #define S_R10 40
  243. #define S_R9 36
  244. #define S_R8 32
  245. #define S_R7 28
  246. #define S_R6 24
  247. #define S_R5 20
  248. #define S_R4 16
  249. #define S_R3 12
  250. #define S_R2 8
  251. #define S_R1 4
  252. #define S_R0 0
  253. #define MODE_SVC 0x13
  254. #define I_BIT 0x80
  255. /*
  256. * use bad_save_user_regs for abort/prefetch/undef/swi ...
  257. * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling
  258. */
  259. .macro bad_save_user_regs
  260. @ carve out a frame on current user stack
  261. sub sp, sp, #S_FRAME_SIZE
  262. stmia sp, {r0 - r12} @ Save user registers (now in svc mode) r0-r12
  263. ldr r2, IRQ_STACK_START_IN
  264. @ get values for "aborted" pc and cpsr (into parm regs)
  265. ldmia r2, {r2 - r3}
  266. add r0, sp, #S_FRAME_SIZE @ grab pointer to old stack
  267. add r5, sp, #S_SP
  268. mov r1, lr
  269. stmia r5, {r0 - r3} @ save sp_SVC, lr_SVC, pc, cpsr
  270. mov r0, sp @ save current stack into r0 (param register)
  271. .endm
  272. .macro irq_save_user_regs
  273. sub sp, sp, #S_FRAME_SIZE
  274. stmia sp, {r0 - r12} @ Calling r0-r12
  275. @ !!!! R8 NEEDS to be saved !!!! a reserved stack spot would be good.
  276. add r8, sp, #S_PC
  277. stmdb r8, {sp, lr}^ @ Calling SP, LR
  278. str lr, [r8, #0] @ Save calling PC
  279. mrs r6, spsr
  280. str r6, [r8, #4] @ Save CPSR
  281. str r0, [r8, #8] @ Save OLD_R0
  282. mov r0, sp
  283. .endm
  284. .macro irq_restore_user_regs
  285. ldmia sp, {r0 - lr}^ @ Calling r0 - lr
  286. mov r0, r0
  287. ldr lr, [sp, #S_PC] @ Get PC
  288. add sp, sp, #S_FRAME_SIZE
  289. subs pc, lr, #4 @ return & move spsr_svc into cpsr
  290. .endm
  291. .macro get_bad_stack
  292. ldr r13, IRQ_STACK_START_IN @ setup our mode stack
  293. str lr, [r13] @ save caller lr in position 0 of saved stack
  294. mrs lr, spsr @ get the spsr
  295. str lr, [r13, #4] @ save spsr in position 1 of saved stack
  296. mov r13, #MODE_SVC @ prepare SVC-Mode
  297. @ msr spsr_c, r13
  298. msr spsr, r13 @ switch modes, make sure moves will execute
  299. mov lr, pc @ capture return pc
  300. movs pc, lr @ jump to next instruction & switch modes.
  301. .endm
  302. .macro get_irq_stack @ setup IRQ stack
  303. ldr sp, IRQ_STACK_START
  304. .endm
  305. .macro get_fiq_stack @ setup FIQ stack
  306. ldr sp, FIQ_STACK_START
  307. .endm
  308. /*
  309. * exception handlers
  310. */
  311. .align 5
  312. .globl undefined_instruction
  313. undefined_instruction:
  314. get_bad_stack
  315. bad_save_user_regs
  316. bl do_undefined_instruction
  317. .align 5
  318. .globl software_interrupt
  319. software_interrupt:
  320. get_bad_stack
  321. bad_save_user_regs
  322. bl do_software_interrupt
  323. .align 5
  324. .globl prefetch_abort
  325. prefetch_abort:
  326. get_bad_stack
  327. bad_save_user_regs
  328. bl do_prefetch_abort
  329. .align 5
  330. .globl data_abort
  331. data_abort:
  332. get_bad_stack
  333. bad_save_user_regs
  334. bl do_data_abort
  335. .align 5
  336. .globl not_used
  337. not_used:
  338. get_bad_stack
  339. bad_save_user_regs
  340. bl do_not_used
  341. #ifdef CONFIG_USE_IRQ
  342. .align 5
  343. .globl irq
  344. irq:
  345. get_irq_stack
  346. irq_save_user_regs
  347. bl do_irq
  348. irq_restore_user_regs
  349. .align 5
  350. .globl fiq
  351. fiq:
  352. get_fiq_stack
  353. /* someone ought to write a more effiction fiq_save_user_regs */
  354. irq_save_user_regs
  355. bl do_fiq
  356. irq_restore_user_regs
  357. #else
  358. .align 5
  359. .globl irq
  360. irq:
  361. get_bad_stack
  362. bad_save_user_regs
  363. bl do_irq
  364. .align 5
  365. .globl fiq
  366. fiq:
  367. get_bad_stack
  368. bad_save_user_regs
  369. bl do_fiq
  370. #endif