start.S 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496
  1. /*
  2. * armboot - Startup Code for ARM926EJS CPU-core
  3. *
  4. * Copyright (c) 2003 Texas Instruments
  5. *
  6. * ----- Adapted for OMAP1610 OMAP730 from ARM925t code ------
  7. *
  8. * Copyright (c) 2001 Marius Gröger <mag@sysgo.de>
  9. * Copyright (c) 2002 Alex Züpke <azu@sysgo.de>
  10. * Copyright (c) 2002 Gary Jennejohn <garyj@denx.de>
  11. * Copyright (c) 2003 Richard Woodruff <r-woodruff2@ti.com>
  12. * Copyright (c) 2003 Kshitij <kshitij@ti.com>
  13. * Copyright (c) 2010 Albert Aribaud <albert.u.boot@aribaud.net>
  14. *
  15. * See file CREDITS for list of people who contributed to this
  16. * project.
  17. *
  18. * This program is free software; you can redistribute it and/or
  19. * modify it under the terms of the GNU General Public License as
  20. * published by the Free Software Foundation; either version 2 of
  21. * the License, or (at your option) any later version.
  22. *
  23. * This program is distributed in the hope that it will be useful,
  24. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  25. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  26. * GNU General Public License for more details.
  27. *
  28. * You should have received a copy of the GNU General Public License
  29. * along with this program; if not, write to the Free Software
  30. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  31. * MA 02111-1307 USA
  32. */
  33. #include <asm-offsets.h>
  34. #include <config.h>
  35. #include <common.h>
  36. #include <version.h>
  37. /*
  38. *************************************************************************
  39. *
  40. * Jump vector table as in table 3.1 in [1]
  41. *
  42. *************************************************************************
  43. */
  44. #ifdef CONFIG_SYS_DV_NOR_BOOT_CFG
  45. .globl _start
  46. _start:
  47. .globl _NOR_BOOT_CFG
  48. _NOR_BOOT_CFG:
  49. .word CONFIG_SYS_DV_NOR_BOOT_CFG
  50. b reset
  51. #else
  52. .globl _start
  53. _start:
  54. b reset
  55. #endif
  56. #ifdef CONFIG_SPL_BUILD
  57. /* No exception handlers in preloader */
  58. ldr pc, _hang
  59. ldr pc, _hang
  60. ldr pc, _hang
  61. ldr pc, _hang
  62. ldr pc, _hang
  63. ldr pc, _hang
  64. ldr pc, _hang
  65. _hang:
  66. .word do_hang
  67. /* pad to 64 byte boundary */
  68. .word 0x12345678
  69. .word 0x12345678
  70. .word 0x12345678
  71. .word 0x12345678
  72. .word 0x12345678
  73. .word 0x12345678
  74. .word 0x12345678
  75. #else
  76. ldr pc, _undefined_instruction
  77. ldr pc, _software_interrupt
  78. ldr pc, _prefetch_abort
  79. ldr pc, _data_abort
  80. ldr pc, _not_used
  81. ldr pc, _irq
  82. ldr pc, _fiq
  83. _undefined_instruction:
  84. .word undefined_instruction
  85. _software_interrupt:
  86. .word software_interrupt
  87. _prefetch_abort:
  88. .word prefetch_abort
  89. _data_abort:
  90. .word data_abort
  91. _not_used:
  92. .word not_used
  93. _irq:
  94. .word irq
  95. _fiq:
  96. .word fiq
  97. #endif /* CONFIG_SPL_BUILD */
  98. .balignl 16,0xdeadbeef
  99. /*
  100. *************************************************************************
  101. *
  102. * Startup Code (reset vector)
  103. *
  104. * do important init only if we don't start from memory!
  105. * setup Memory and board specific bits prior to relocation.
  106. * relocate armboot to ram
  107. * setup stack
  108. *
  109. *************************************************************************
  110. */
  111. .globl _TEXT_BASE
  112. _TEXT_BASE:
  113. #if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_TEXT_BASE)
  114. .word CONFIG_SPL_TEXT_BASE
  115. #else
  116. .word CONFIG_SYS_TEXT_BASE
  117. #endif
  118. /*
  119. * These are defined in the board-specific linker script.
  120. * Subtracting _start from them lets the linker put their
  121. * relative position in the executable instead of leaving
  122. * them null.
  123. */
  124. .globl _bss_start_ofs
  125. _bss_start_ofs:
  126. .word __bss_start - _start
  127. .globl _image_copy_end_ofs
  128. _image_copy_end_ofs:
  129. .word __image_copy_end - _start
  130. .globl _bss_end_ofs
  131. _bss_end_ofs:
  132. .word __bss_end - _start
  133. .globl _end_ofs
  134. _end_ofs:
  135. .word _end - _start
  136. #ifdef CONFIG_USE_IRQ
  137. /* IRQ stack memory (calculated at run-time) */
  138. .globl IRQ_STACK_START
  139. IRQ_STACK_START:
  140. .word 0x0badc0de
  141. /* IRQ stack memory (calculated at run-time) */
  142. .globl FIQ_STACK_START
  143. FIQ_STACK_START:
  144. .word 0x0badc0de
  145. #endif
  146. /* IRQ stack memory (calculated at run-time) + 8 bytes */
  147. .globl IRQ_STACK_START_IN
  148. IRQ_STACK_START_IN:
  149. .word 0x0badc0de
  150. /*
  151. * the actual reset code
  152. */
  153. reset:
  154. /*
  155. * set the cpu to SVC32 mode
  156. */
  157. mrs r0,cpsr
  158. bic r0,r0,#0x1f
  159. orr r0,r0,#0xd3
  160. msr cpsr,r0
  161. /*
  162. * we do sys-critical inits only at reboot,
  163. * not when booting from ram!
  164. */
  165. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  166. bl cpu_init_crit
  167. #endif
  168. bl _main
  169. /*------------------------------------------------------------------------------*/
  170. /*
  171. * void relocate_code(addr_moni)
  172. *
  173. * This function relocates the monitor code.
  174. */
  175. .globl relocate_code
  176. relocate_code:
  177. mov r6, r0 /* save addr of destination */
  178. adr r0, _start
  179. subs r9, r6, r0 /* r9 <- relocation offset */
  180. beq relocate_done /* skip relocation */
  181. mov r1, r6 /* r1 <- scratch for copy loop */
  182. ldr r3, _image_copy_end_ofs
  183. add r2, r0, r3 /* r2 <- source end address */
  184. copy_loop:
  185. ldmia r0!, {r10-r11} /* copy from source address [r0] */
  186. stmia r1!, {r10-r11} /* copy to target address [r1] */
  187. cmp r0, r2 /* until source end address [r2] */
  188. blo copy_loop
  189. #ifndef CONFIG_SPL_BUILD
  190. /*
  191. * fix .rel.dyn relocations
  192. */
  193. ldr r0, _TEXT_BASE /* r0 <- Text base */
  194. ldr r10, _dynsym_start_ofs /* r10 <- sym table ofs */
  195. add r10, r10, r0 /* r10 <- sym table in FLASH */
  196. ldr r2, _rel_dyn_start_ofs /* r2 <- rel dyn start ofs */
  197. add r2, r2, r0 /* r2 <- rel dyn start in FLASH */
  198. ldr r3, _rel_dyn_end_ofs /* r3 <- rel dyn end ofs */
  199. add r3, r3, r0 /* r3 <- rel dyn end in FLASH */
  200. fixloop:
  201. ldr r0, [r2] /* r0 <- location to fix up, IN FLASH! */
  202. add r0, r0, r9 /* r0 <- location to fix up in RAM */
  203. ldr r1, [r2, #4]
  204. and r7, r1, #0xff
  205. cmp r7, #23 /* relative fixup? */
  206. beq fixrel
  207. cmp r7, #2 /* absolute fixup? */
  208. beq fixabs
  209. /* ignore unknown type of fixup */
  210. b fixnext
  211. fixabs:
  212. /* absolute fix: set location to (offset) symbol value */
  213. mov r1, r1, LSR #4 /* r1 <- symbol index in .dynsym */
  214. add r1, r10, r1 /* r1 <- address of symbol in table */
  215. ldr r1, [r1, #4] /* r1 <- symbol value */
  216. add r1, r1, r9 /* r1 <- relocated sym addr */
  217. b fixnext
  218. fixrel:
  219. /* relative fix: increase location by offset */
  220. ldr r1, [r0]
  221. add r1, r1, r9
  222. fixnext:
  223. str r1, [r0]
  224. add r2, r2, #8 /* each rel.dyn entry is 8 bytes */
  225. cmp r2, r3
  226. blo fixloop
  227. #endif
  228. relocate_done:
  229. bx lr
  230. #ifndef CONFIG_SPL_BUILD
  231. _rel_dyn_start_ofs:
  232. .word __rel_dyn_start - _start
  233. _rel_dyn_end_ofs:
  234. .word __rel_dyn_end - _start
  235. _dynsym_start_ofs:
  236. .word __dynsym_start - _start
  237. #endif
  238. .globl c_runtime_cpu_setup
  239. c_runtime_cpu_setup:
  240. bx lr
  241. /*
  242. *************************************************************************
  243. *
  244. * CPU_init_critical registers
  245. *
  246. * setup important registers
  247. * setup memory timing
  248. *
  249. *************************************************************************
  250. */
  251. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  252. cpu_init_crit:
  253. /*
  254. * flush D cache before disabling it
  255. */
  256. mov r0, #0
  257. flush_dcache:
  258. mrc p15, 0, r15, c7, c10, 3
  259. bne flush_dcache
  260. mcr p15, 0, r0, c8, c7, 0 /* invalidate TLB */
  261. mcr p15, 0, r0, c7, c5, 0 /* invalidate I Cache */
  262. /*
  263. * disable MMU and D cache
  264. * enable I cache if CONFIG_SYS_ICACHE_OFF is not defined
  265. */
  266. mrc p15, 0, r0, c1, c0, 0
  267. bic r0, r0, #0x00000300 /* clear bits 9:8 (---- --RS) */
  268. bic r0, r0, #0x00000087 /* clear bits 7, 2:0 (B--- -CAM) */
  269. #ifdef CONFIG_SYS_EXCEPTION_VECTORS_HIGH
  270. orr r0, r0, #0x00002000 /* set bit 13 (--V- ----) */
  271. #else
  272. bic r0, r0, #0x00002000 /* clear bit 13 (--V- ----) */
  273. #endif
  274. orr r0, r0, #0x00000002 /* set bit 2 (A) Align */
  275. #ifndef CONFIG_SYS_ICACHE_OFF
  276. orr r0, r0, #0x00001000 /* set bit 12 (I) I-Cache */
  277. #endif
  278. mcr p15, 0, r0, c1, c0, 0
  279. /*
  280. * Go setup Memory and board specific bits prior to relocation.
  281. */
  282. mov ip, lr /* perserve link reg across call */
  283. bl lowlevel_init /* go setup pll,mux,memory */
  284. mov lr, ip /* restore link */
  285. mov pc, lr /* back to my caller */
  286. #endif /* CONFIG_SKIP_LOWLEVEL_INIT */
  287. #ifndef CONFIG_SPL_BUILD
  288. /*
  289. *************************************************************************
  290. *
  291. * Interrupt handling
  292. *
  293. *************************************************************************
  294. */
  295. @
  296. @ IRQ stack frame.
  297. @
  298. #define S_FRAME_SIZE 72
  299. #define S_OLD_R0 68
  300. #define S_PSR 64
  301. #define S_PC 60
  302. #define S_LR 56
  303. #define S_SP 52
  304. #define S_IP 48
  305. #define S_FP 44
  306. #define S_R10 40
  307. #define S_R9 36
  308. #define S_R8 32
  309. #define S_R7 28
  310. #define S_R6 24
  311. #define S_R5 20
  312. #define S_R4 16
  313. #define S_R3 12
  314. #define S_R2 8
  315. #define S_R1 4
  316. #define S_R0 0
  317. #define MODE_SVC 0x13
  318. #define I_BIT 0x80
  319. /*
  320. * use bad_save_user_regs for abort/prefetch/undef/swi ...
  321. * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling
  322. */
  323. .macro bad_save_user_regs
  324. @ carve out a frame on current user stack
  325. sub sp, sp, #S_FRAME_SIZE
  326. stmia sp, {r0 - r12} @ Save user registers (now in svc mode) r0-r12
  327. ldr r2, IRQ_STACK_START_IN
  328. @ get values for "aborted" pc and cpsr (into parm regs)
  329. ldmia r2, {r2 - r3}
  330. add r0, sp, #S_FRAME_SIZE @ grab pointer to old stack
  331. add r5, sp, #S_SP
  332. mov r1, lr
  333. stmia r5, {r0 - r3} @ save sp_SVC, lr_SVC, pc, cpsr
  334. mov r0, sp @ save current stack into r0 (param register)
  335. .endm
  336. .macro irq_save_user_regs
  337. sub sp, sp, #S_FRAME_SIZE
  338. stmia sp, {r0 - r12} @ Calling r0-r12
  339. @ !!!! R8 NEEDS to be saved !!!! a reserved stack spot would be good.
  340. add r8, sp, #S_PC
  341. stmdb r8, {sp, lr}^ @ Calling SP, LR
  342. str lr, [r8, #0] @ Save calling PC
  343. mrs r6, spsr
  344. str r6, [r8, #4] @ Save CPSR
  345. str r0, [r8, #8] @ Save OLD_R0
  346. mov r0, sp
  347. .endm
  348. .macro irq_restore_user_regs
  349. ldmia sp, {r0 - lr}^ @ Calling r0 - lr
  350. mov r0, r0
  351. ldr lr, [sp, #S_PC] @ Get PC
  352. add sp, sp, #S_FRAME_SIZE
  353. subs pc, lr, #4 @ return & move spsr_svc into cpsr
  354. .endm
  355. .macro get_bad_stack
  356. ldr r13, IRQ_STACK_START_IN @ setup our mode stack
  357. str lr, [r13] @ save caller lr in position 0 of saved stack
  358. mrs lr, spsr @ get the spsr
  359. str lr, [r13, #4] @ save spsr in position 1 of saved stack
  360. mov r13, #MODE_SVC @ prepare SVC-Mode
  361. @ msr spsr_c, r13
  362. msr spsr, r13 @ switch modes, make sure moves will execute
  363. mov lr, pc @ capture return pc
  364. movs pc, lr @ jump to next instruction & switch modes.
  365. .endm
  366. .macro get_irq_stack @ setup IRQ stack
  367. ldr sp, IRQ_STACK_START
  368. .endm
  369. .macro get_fiq_stack @ setup FIQ stack
  370. ldr sp, FIQ_STACK_START
  371. .endm
  372. #endif /* CONFIG_SPL_BUILD */
  373. /*
  374. * exception handlers
  375. */
  376. #ifdef CONFIG_SPL_BUILD
  377. .align 5
  378. do_hang:
  379. ldr sp, _TEXT_BASE /* switch to abort stack */
  380. 1:
  381. bl 1b /* hang and never return */
  382. #else /* !CONFIG_SPL_BUILD */
  383. .align 5
  384. undefined_instruction:
  385. get_bad_stack
  386. bad_save_user_regs
  387. bl do_undefined_instruction
  388. .align 5
  389. software_interrupt:
  390. get_bad_stack
  391. bad_save_user_regs
  392. bl do_software_interrupt
  393. .align 5
  394. prefetch_abort:
  395. get_bad_stack
  396. bad_save_user_regs
  397. bl do_prefetch_abort
  398. .align 5
  399. data_abort:
  400. get_bad_stack
  401. bad_save_user_regs
  402. bl do_data_abort
  403. .align 5
  404. not_used:
  405. get_bad_stack
  406. bad_save_user_regs
  407. bl do_not_used
  408. #ifdef CONFIG_USE_IRQ
  409. .align 5
  410. irq:
  411. get_irq_stack
  412. irq_save_user_regs
  413. bl do_irq
  414. irq_restore_user_regs
  415. .align 5
  416. fiq:
  417. get_fiq_stack
  418. /* someone ought to write a more effiction fiq_save_user_regs */
  419. irq_save_user_regs
  420. bl do_fiq
  421. irq_restore_user_regs
  422. #else
  423. .align 5
  424. irq:
  425. get_bad_stack
  426. bad_save_user_regs
  427. bl do_irq
  428. .align 5
  429. fiq:
  430. get_bad_stack
  431. bad_save_user_regs
  432. bl do_fiq
  433. #endif
  434. #endif /* CONFIG_SPL_BUILD */