socrates.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483
  1. /*
  2. * (C) Copyright 2008
  3. * Sergei Poselenov, Emcraft Systems, sposelenov@emcraft.com.
  4. *
  5. * Wolfgang Denk <wd@denx.de>
  6. * Copyright 2004 Freescale Semiconductor.
  7. * (C) Copyright 2002,2003 Motorola,Inc.
  8. * Xianghua Xiao <X.Xiao@motorola.com>
  9. *
  10. * See file CREDITS for list of people who contributed to this
  11. * project.
  12. *
  13. * This program is free software; you can redistribute it and/or
  14. * modify it under the terms of the GNU General Public License as
  15. * published by the Free Software Foundation; either version 2 of
  16. * the License, or (at your option) any later version.
  17. *
  18. * This program is distributed in the hope that it will be useful,
  19. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. * GNU General Public License for more details.
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program; if not, write to the Free Software
  25. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  26. * MA 02111-1307 USA
  27. */
  28. /*
  29. * Socrates
  30. */
  31. #ifndef __CONFIG_H
  32. #define __CONFIG_H
  33. /* new uImage format support */
  34. #define CONFIG_FIT 1
  35. #define CONFIG_OF_LIBFDT 1
  36. #define CONFIG_FIT_VERBOSE 1 /* enable fit_format_{error,warning}() */
  37. /* High Level Configuration Options */
  38. #define CONFIG_BOOKE 1 /* BOOKE */
  39. #define CONFIG_E500 1 /* BOOKE e500 family */
  40. #define CONFIG_MPC85xx 1 /* MPC8540/60/55/41 */
  41. #define CONFIG_MPC8544 1
  42. #define CONFIG_SOCRATES 1
  43. #define CONFIG_PCI
  44. #define CONFIG_TSEC_ENET /* tsec ethernet support */
  45. #define CONFIG_MISC_INIT_R 1 /* Call misc_init_r */
  46. #define CONFIG_BOARD_EARLY_INIT_R 1 /* Call board_early_init_r */
  47. #define CONFIG_FSL_LAW 1 /* Use common FSL init code */
  48. /*
  49. * Only possible on E500 Version 2 or newer cores.
  50. */
  51. #define CONFIG_ENABLE_36BIT_PHYS 1
  52. /*
  53. * sysclk for MPC85xx
  54. *
  55. * Two valid values are:
  56. * 33000000
  57. * 66000000
  58. *
  59. * Most PCI cards are still 33Mhz, so in the presence of PCI, 33MHz
  60. * is likely the desired value here, so that is now the default.
  61. * The board, however, can run at 66MHz. In any event, this value
  62. * must match the settings of some switches. Details can be found
  63. * in the README.mpc85xxads.
  64. */
  65. #ifndef CONFIG_SYS_CLK_FREQ
  66. #define CONFIG_SYS_CLK_FREQ 66666666
  67. #endif
  68. /*
  69. * These can be toggled for performance analysis, otherwise use default.
  70. */
  71. #define CONFIG_L2_CACHE /* toggle L2 cache */
  72. #define CONFIG_BTB /* toggle branch predition */
  73. #define CONFIG_ADDR_STREAMING /* toggle addr streaming */
  74. #define CFG_INIT_DBCR DBCR_IDM /* Enable Debug Exceptions */
  75. #undef CFG_DRAM_TEST /* memory test, takes time */
  76. #define CFG_MEMTEST_START 0x00400000
  77. #define CFG_MEMTEST_END 0x00C00000
  78. /*
  79. * Base addresses -- Note these are effective addresses where the
  80. * actual resources get mapped (not physical addresses)
  81. */
  82. #define CFG_CCSRBAR_DEFAULT 0xFF700000 /* CCSRBAR Default */
  83. #define CFG_CCSRBAR 0xE0000000 /* relocated CCSRBAR */
  84. #define CFG_CCSRBAR_PHYS CFG_CCSRBAR /* physical addr of CCSRBAR */
  85. #define CFG_IMMR CFG_CCSRBAR /* PQII uses CFG_IMMR */
  86. /* DDR Setup */
  87. #define CONFIG_FSL_DDR2
  88. #undef CONFIG_FSL_DDR_INTERACTIVE
  89. #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
  90. #define CONFIG_DDR_SPD
  91. #undef CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
  92. #define CONFIG_MEM_INIT_VALUE 0xDeadBeef
  93. #define CFG_DDR_SDRAM_BASE 0x00000000
  94. #define CFG_SDRAM_BASE CFG_DDR_SDRAM_BASE
  95. #define CONFIG_VERY_BIG_RAM
  96. #define CONFIG_NUM_DDR_CONTROLLERS 1
  97. #define CONFIG_DIMM_SLOTS_PER_CTLR 1
  98. #define CONFIG_CHIP_SELECTS_PER_CTRL 2
  99. /* I2C addresses of SPD EEPROMs */
  100. #define SPD_EEPROM_ADDRESS 0x50 /* CTLR 0 DIMM 0 */
  101. #define CONFIG_DDR_DEFAULT_CL 30 /* CAS latency 3 */
  102. /* Hardcoded values, to use instead of SPD */
  103. #define CFG_DDR_CS0_BNDS 0x0000000f
  104. #define CFG_DDR_CS0_CONFIG 0x80010102
  105. #define CFG_DDR_TIMING_0 0x00260802
  106. #define CFG_DDR_TIMING_1 0x3935D322
  107. #define CFG_DDR_TIMING_2 0x14904CC8
  108. #define CFG_DDR_MODE 0x00480432
  109. #define CFG_DDR_INTERVAL 0x030C0100
  110. #define CFG_DDR_CONFIG_2 0x04400000
  111. #define CFG_DDR_CONFIG 0xC3008000
  112. #define CFG_DDR_CLK_CONTROL 0x03800000
  113. #define CFG_SDRAM_SIZE 256 /* in Megs */
  114. /*
  115. * Flash on the LocalBus
  116. */
  117. #define CFG_LBC_CACHE_BASE 0xf0000000 /* Localbus cacheable */
  118. #define CFG_FLASH0 0xFE000000
  119. #define CFG_FLASH1 0xFC000000
  120. #define CFG_FLASH_BANKS_LIST { CFG_FLASH1, CFG_FLASH0 }
  121. #define CFG_LBC_FLASH_BASE CFG_FLASH1 /* Localbus flash start */
  122. #define CFG_FLASH_BASE CFG_LBC_FLASH_BASE /* start of FLASH */
  123. #define CFG_BR0_PRELIM 0xfe001001 /* port size 16bit */
  124. #define CFG_OR0_PRELIM 0xfe000030 /* 32MB Flash */
  125. #define CFG_BR1_PRELIM 0xfc001001 /* port size 16bit */
  126. #define CFG_OR1_PRELIM 0xfe000030 /* 32MB Flash */
  127. #define CFG_FLASH_CFI /* flash is CFI compat. */
  128. #define CONFIG_FLASH_CFI_DRIVER /* Use common CFI driver*/
  129. #define CFG_MAX_FLASH_BANKS 2 /* number of banks */
  130. #define CFG_MAX_FLASH_SECT 256 /* sectors per device */
  131. #undef CFG_FLASH_CHECKSUM
  132. #define CFG_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
  133. #define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
  134. #define CFG_MONITOR_BASE TEXT_BASE /* start of monitor */
  135. #define CFG_LBC_LCRR 0x00030004 /* LB clock ratio reg */
  136. #define CFG_LBC_LBCR 0x00000000 /* LB config reg */
  137. #define CFG_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
  138. #define CFG_LBC_MRTPR 0x20000000 /* LB refresh timer presc.*/
  139. #define CONFIG_L1_INIT_RAM
  140. #define CFG_INIT_RAM_LOCK 1
  141. #define CFG_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
  142. #define CFG_INIT_RAM_END 0x4000 /* End used area in RAM */
  143. #define CFG_GBL_DATA_SIZE 128 /* num bytes initial data*/
  144. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  145. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  146. #define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256kB for Mon */
  147. #define CFG_MALLOC_LEN (4 << 20) /* Reserve 4 MB for malloc */
  148. /* FPGA and NAND */
  149. #define CFG_FPGA_BASE 0xc0000000
  150. #define CFG_FPGA_SIZE 0x00100000 /* 1 MB */
  151. #define CFG_HMI_BASE 0xc0010000
  152. #define CFG_BR3_PRELIM 0xc0001881 /* UPMA, 32-bit */
  153. #define CFG_OR3_PRELIM 0xfff00000 /* 1 MB */
  154. #define CFG_NAND_BASE (CFG_FPGA_BASE + 0x70)
  155. #define CFG_MAX_NAND_DEVICE 1
  156. #define NAND_MAX_CHIPS 1
  157. #define CONFIG_CMD_NAND
  158. /* LIME GDC */
  159. #define CFG_LIME_BASE 0xc8000000
  160. #define CFG_LIME_SIZE 0x04000000 /* 64 MB */
  161. #define CFG_BR2_PRELIM 0xc80018a1 /* UPMB, 32-bit */
  162. #define CFG_OR2_PRELIM 0xfc000000 /* 64 MB */
  163. #define CONFIG_VIDEO
  164. #define CONFIG_VIDEO_MB862xx
  165. #define CONFIG_CFB_CONSOLE
  166. #define CONFIG_VIDEO_LOGO
  167. #define CONFIG_VIDEO_BMP_LOGO
  168. #define CONFIG_CONSOLE_EXTRA_INFO
  169. #define VIDEO_FB_16BPP_PIXEL_SWAP
  170. #define CONFIG_VGA_AS_SINGLE_DEVICE
  171. #define CFG_CONSOLE_IS_IN_ENV
  172. #define CONFIG_VIDEO_SW_CURSOR
  173. #define CONFIG_SPLASH_SCREEN
  174. #define CONFIG_VIDEO_BMP_GZIP
  175. #define CFG_VIDEO_LOGO_MAX_SIZE (2 << 20) /* decompressed img */
  176. /* Serial Port */
  177. #define CONFIG_CONS_INDEX 1
  178. #undef CONFIG_SERIAL_SOFTWARE_FIFO
  179. #define CFG_NS16550
  180. #define CFG_NS16550_SERIAL
  181. #define CFG_NS16550_REG_SIZE 1
  182. #define CFG_NS16550_CLK get_bus_freq(0)
  183. #define CFG_NS16550_COM1 (CFG_CCSRBAR+0x4500)
  184. #define CFG_NS16550_COM2 (CFG_CCSRBAR+0x4600)
  185. #define CONFIG_BAUDRATE 115200
  186. #define CFG_BAUDRATE_TABLE \
  187. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
  188. #define CONFIG_CMDLINE_EDITING 1 /* add command line history */
  189. #define CFG_HUSH_PARSER 1 /* Use the HUSH parser */
  190. #ifdef CFG_HUSH_PARSER
  191. #define CFG_PROMPT_HUSH_PS2 "> "
  192. #endif
  193. /*
  194. * I2C
  195. */
  196. #define CONFIG_FSL_I2C /* Use FSL common I2C driver */
  197. #define CONFIG_HARD_I2C /* I2C with hardware support */
  198. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  199. #define CFG_I2C_SPEED 102124 /* I2C speed and slave address */
  200. #define CFG_I2C_SLAVE 0x7F
  201. #define CFG_I2C_OFFSET 0x3000
  202. #define CONFIG_I2C_MULTI_BUS
  203. #define CONFIG_I2C_CMD_TREE
  204. #define CFG_I2C2_OFFSET 0x3100
  205. /* I2C RTC */
  206. #define CONFIG_RTC_RX8025 /* Use Epson rx8025 rtc via i2c */
  207. #define CFG_I2C_RTC_ADDR 0x32 /* at address 0x32 */
  208. /* I2C W83782G HW-Monitoring IC */
  209. #define CFG_I2C_W83782G_ADDR 0x28 /* W83782G address */
  210. /* I2C temp sensor */
  211. /* Socrates uses Maxim's DS75, which is compatible with LM75 */
  212. #define CONFIG_DTT_LM75 1
  213. #define CONFIG_DTT_SENSORS {4} /* Sensor addresses */
  214. #define CFG_DTT_MAX_TEMP 125
  215. #define CFG_DTT_LOW_TEMP -55
  216. #define CFG_DTT_HYSTERESIS 3
  217. #define CFG_EEPROM_PAGE_WRITE_ENABLE /* necessary for the LM75 chip */
  218. #define CFG_EEPROM_PAGE_WRITE_BITS 4
  219. /*
  220. * General PCI
  221. * Memory space is mapped 1-1.
  222. */
  223. #define CFG_PCI_PHYS 0x80000000 /* 1G PCI TLB */
  224. /* PCI is clocked by the external source at 33 MHz */
  225. #define CONFIG_PCI_CLK_FREQ 33000000
  226. #define CFG_PCI1_MEM_BASE 0x80000000
  227. #define CFG_PCI1_MEM_PHYS CFG_PCI1_MEM_BASE
  228. #define CFG_PCI1_MEM_SIZE 0x20000000 /* 512M */
  229. #define CFG_PCI1_IO_BASE 0xE2000000
  230. #define CFG_PCI1_IO_PHYS CFG_PCI1_IO_BASE
  231. #define CFG_PCI1_IO_SIZE 0x01000000 /* 16M */
  232. #if defined(CONFIG_PCI)
  233. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  234. #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  235. #endif /* CONFIG_PCI */
  236. #define CONFIG_NET_MULTI 1
  237. #define CONFIG_MII 1 /* MII PHY management */
  238. #define CONFIG_TSEC1 1
  239. #define CONFIG_TSEC1_NAME "TSEC0"
  240. #define CONFIG_TSEC3 1
  241. #define CONFIG_TSEC3_NAME "TSEC1"
  242. #undef CONFIG_MPC85XX_FEC
  243. #define TSEC1_PHY_ADDR 0
  244. #define TSEC3_PHY_ADDR 1
  245. #define TSEC1_PHYIDX 0
  246. #define TSEC3_PHYIDX 0
  247. #define TSEC1_FLAGS TSEC_GIGABIT
  248. #define TSEC3_FLAGS TSEC_GIGABIT
  249. /* Options are: TSEC[0,1] */
  250. #define CONFIG_ETHPRIME "TSEC0"
  251. #define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
  252. #define CONFIG_HAS_ETH0
  253. #define CONFIG_HAS_ETH1
  254. /*
  255. * Environment
  256. */
  257. #define CONFIG_ENV_IS_IN_FLASH 1
  258. #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */
  259. #define CONFIG_ENV_ADDR (CFG_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
  260. #define CONFIG_ENV_SIZE 0x4000
  261. #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR-CONFIG_ENV_SECT_SIZE)
  262. #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
  263. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  264. #define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  265. #define CONFIG_TIMESTAMP /* Print image info with ts */
  266. /*
  267. * BOOTP options
  268. */
  269. #define CONFIG_BOOTP_BOOTFILESIZE
  270. #define CONFIG_BOOTP_BOOTPATH
  271. #define CONFIG_BOOTP_GATEWAY
  272. #define CONFIG_BOOTP_HOSTNAME
  273. /*
  274. * Command line configuration.
  275. */
  276. #include <config_cmd_default.h>
  277. #define CONFIG_CMD_DATE
  278. #define CONFIG_CMD_DHCP
  279. #define CONFIG_CMD_DTT
  280. #undef CONFIG_CMD_EEPROM
  281. #define CONFIG_CMD_I2C
  282. #define CONFIG_CMD_SDRAM
  283. #define CONFIG_CMD_MII
  284. #define CONFIG_CMD_NFS
  285. #define CONFIG_CMD_PING
  286. #define CONFIG_CMD_SNTP
  287. #define CONFIG_CMD_USB
  288. #define CONFIG_CMD_EXT2 /* EXT2 Support */
  289. #define CONFIG_CMD_BMP
  290. #if defined(CONFIG_PCI)
  291. #define CONFIG_CMD_PCI
  292. #endif
  293. #undef CONFIG_WATCHDOG /* watchdog disabled */
  294. /*
  295. * Miscellaneous configurable options
  296. */
  297. #define CFG_LONGHELP /* undef to save memory */
  298. #define CFG_LOAD_ADDR 0x2000000 /* default load address */
  299. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  300. #if defined(CONFIG_CMD_KGDB)
  301. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  302. #else
  303. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  304. #endif
  305. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buf Size */
  306. #define CFG_MAXARGS 16 /* max number of command args */
  307. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  308. #define CFG_HZ 1000 /* decrementer freq: 1ms ticks */
  309. /*
  310. * For booting Linux, the board info and command line data
  311. * have to be in the first 8 MB of memory, since this is
  312. * the maximum mapped by the Linux kernel during initialization.
  313. */
  314. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  315. /*
  316. * Internal Definitions
  317. *
  318. * Boot Flags
  319. */
  320. #define BOOTFLAG_COLD 0x01 /* Power-On: Boot from FLASH */
  321. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  322. #if defined(CONFIG_CMD_KGDB)
  323. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port*/
  324. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  325. #endif
  326. #define CONFIG_LOADADDR 200000 /* default addr for tftp & bootm*/
  327. #define CONFIG_BOOTDELAY 1 /* -1 disables auto-boot */
  328. #define CONFIG_PREBOOT "echo;" \
  329. "echo Welcome on the ABB Socrates Board;" \
  330. "echo"
  331. #undef CONFIG_BOOTARGS /* the boot command will set bootargs */
  332. #define CONFIG_EXTRA_ENV_SETTINGS \
  333. "netdev=eth0\0" \
  334. "consdev=ttyS0\0" \
  335. "uboot_file=/home/tftp/syscon3/u-boot.bin\0" \
  336. "bootfile=/home/tftp/syscon3/uImage\0" \
  337. "fdt_file=/home/tftp/syscon3/socrates.dtb\0" \
  338. "initrd_file=/home/tftp/syscon3/uinitrd.gz\0" \
  339. "uboot_addr=FFFA0000\0" \
  340. "kernel_addr=FE000000\0" \
  341. "fdt_addr=FE1E0000\0" \
  342. "ramdisk_addr=FE200000\0" \
  343. "fdt_addr_r=B00000\0" \
  344. "kernel_addr_r=200000\0" \
  345. "ramdisk_addr_r=400000\0" \
  346. "rootpath=/opt/eldk/ppc_85xxDP\0" \
  347. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  348. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  349. "nfsroot=$serverip:$rootpath\0" \
  350. "addcons=setenv bootargs $bootargs " \
  351. "console=$consdev,$baudrate\0" \
  352. "addip=setenv bootargs $bootargs " \
  353. "ip=$ipaddr:$serverip:$gatewayip:$netmask" \
  354. ":$hostname:$netdev:off panic=1\0" \
  355. "boot_nor=run ramargs addcons;" \
  356. "bootm ${kernel_addr} ${ramdisk_addr} ${fdt_addr}\0" \
  357. "net_nfs=tftp ${kernel_addr_r} ${bootfile}; " \
  358. "tftp ${fdt_addr_r} ${fdt_file}; " \
  359. "run nfsargs addip addcons;" \
  360. "bootm ${kernel_addr_r} - ${fdt_addr_r}\0" \
  361. "update_uboot=tftp 100000 ${uboot_file};" \
  362. "protect off fffa0000 ffffffff;" \
  363. "era fffa0000 ffffffff;" \
  364. "cp.b 100000 fffa0000 ${filesize};" \
  365. "setenv filesize;saveenv\0" \
  366. "update_kernel=tftp 100000 ${bootfile};" \
  367. "era fe000000 fe1dffff;" \
  368. "cp.b 100000 fe000000 ${filesize};" \
  369. "setenv filesize;saveenv\0" \
  370. "update_fdt=tftp 100000 ${fdt_file};" \
  371. "era fe1e0000 fe1fffff;" \
  372. "cp.b 100000 fe1e0000 ${filesize};" \
  373. "setenv filesize;saveenv\0" \
  374. "update_initrd=tftp 100000 ${initrd_file};" \
  375. "era fe200000 fe9fffff;" \
  376. "cp.b 100000 fe200000 ${filesize};" \
  377. "setenv filesize;saveenv\0" \
  378. "clean_data=era fea00000 fff5ffff\0" \
  379. "usbargs=setenv bootargs root=/dev/sda1 rw\0" \
  380. "load_usb=usb start;" \
  381. "ext2load usb 0:1 ${kernel_addr_r} /boot/uImage\0" \
  382. "boot_usb=run load_usb usbargs addcons;" \
  383. "bootm ${kernel_addr_r} - ${fdt_addr};" \
  384. "bootm ${kernel_addr} ${ramdisk_addr} ${fdt_addr}\0" \
  385. ""
  386. #define CONFIG_BOOTCOMMAND "run boot_nor"
  387. /* pass open firmware flat tree */
  388. #define CONFIG_OF_LIBFDT 1
  389. #define CONFIG_OF_BOARD_SETUP 1
  390. /* USB support */
  391. #define CONFIG_USB_OHCI_NEW 1
  392. #define CONFIG_PCI_OHCI 1
  393. #define CONFIG_PCI_OHCI_DEVNO 3 /* Number in PCI list */
  394. #define CONFIG_PCI_EHCI_DEVNO (CONFIG_PCI_OHCI_DEVNO / 2)
  395. #define CFG_USB_OHCI_MAX_ROOT_PORTS 15
  396. #define CFG_USB_OHCI_SLOT_NAME "ohci_pci"
  397. #define CFG_OHCI_SWAP_REG_ACCESS 1
  398. #define CONFIG_DOS_PARTITION 1
  399. #define CONFIG_USB_STORAGE 1
  400. #endif /* __CONFIG_H */