exynos5250-dt.h 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371
  1. /*
  2. * Copyright (C) 2012 Samsung Electronics
  3. *
  4. * Configuration settings for the SAMSUNG EXYNOS5250 board.
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. #ifndef __CONFIG_H
  25. #define __CONFIG_H
  26. /* High Level Configuration Options */
  27. #define CONFIG_SAMSUNG /* in a SAMSUNG core */
  28. #define CONFIG_S5P /* S5P Family */
  29. #define CONFIG_EXYNOS5 /* which is in a Exynos5 Family */
  30. #define CONFIG_SMDK5250 /* which is in a SMDK5250 */
  31. #include <asm/arch/cpu.h> /* get chip and board defs */
  32. #define CONFIG_SYS_GENERIC_BOARD
  33. #define CONFIG_ARCH_CPU_INIT
  34. #define CONFIG_DISPLAY_CPUINFO
  35. #define CONFIG_DISPLAY_BOARDINFO
  36. /* Enable fdt support for Exynos5250 */
  37. #define CONFIG_ARCH_DEVICE_TREE exynos5250
  38. #define CONFIG_OF_CONTROL
  39. #define CONFIG_OF_SEPARATE
  40. /* Allow tracing to be enabled */
  41. #define CONFIG_TRACE
  42. #define CONFIG_CMD_TRACE
  43. #define CONFIG_TRACE_BUFFER_SIZE (16 << 20)
  44. #define CONFIG_TRACE_EARLY_SIZE (8 << 20)
  45. #define CONFIG_TRACE_EARLY
  46. #define CONFIG_TRACE_EARLY_ADDR 0x50000000
  47. /* Keep L2 Cache Disabled */
  48. #define CONFIG_SYS_DCACHE_OFF
  49. /* Enable ACE acceleration for SHA1 and SHA256 */
  50. #define CONFIG_EXYNOS_ACE_SHA
  51. #define CONFIG_SHA_HW_ACCEL
  52. #define CONFIG_SYS_SDRAM_BASE 0x40000000
  53. #define CONFIG_SYS_TEXT_BASE 0x43E00000
  54. /* input clock of PLL: SMDK5250 has 24MHz input clock */
  55. #define CONFIG_SYS_CLK_FREQ 24000000
  56. #define CONFIG_SETUP_MEMORY_TAGS
  57. #define CONFIG_CMDLINE_TAG
  58. #define CONFIG_INITRD_TAG
  59. #define CONFIG_CMDLINE_EDITING
  60. /* MACH_TYPE_SMDK5250 macro will be removed once added to mach-types */
  61. #define MACH_TYPE_SMDK5250 3774
  62. #define CONFIG_MACH_TYPE MACH_TYPE_SMDK5250
  63. /* Power Down Modes */
  64. #define S5P_CHECK_SLEEP 0x00000BAD
  65. #define S5P_CHECK_DIDLE 0xBAD00000
  66. #define S5P_CHECK_LPA 0xABAD0000
  67. /* Offset for inform registers */
  68. #define INFORM0_OFFSET 0x800
  69. #define INFORM1_OFFSET 0x804
  70. /* Size of malloc() pool */
  71. #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + (4 << 20))
  72. /* select serial console configuration */
  73. #define CONFIG_SERIAL3 /* use SERIAL 3 */
  74. #define CONFIG_BAUDRATE 115200
  75. #define EXYNOS5_DEFAULT_UART_OFFSET 0x010000
  76. /* Enable keyboard */
  77. #define CONFIG_CROS_EC /* CROS_EC protocol */
  78. #define CONFIG_CROS_EC_SPI /* Support CROS_EC over SPI */
  79. #define CONFIG_CROS_EC_I2C /* Support CROS_EC over I2C */
  80. #define CONFIG_CROS_EC_KEYB /* CROS_EC keyboard input */
  81. #define CONFIG_CMD_CROS_EC
  82. #define CONFIG_KEYBOARD
  83. /* Console configuration */
  84. #define CONFIG_CONSOLE_MUX
  85. #define CONFIG_SYS_CONSOLE_IS_IN_ENV
  86. #define EXYNOS_DEVICE_SETTINGS \
  87. "stdin=serial,cros-ec-keyb\0" \
  88. "stdout=serial,lcd\0" \
  89. "stderr=serial,lcd\0"
  90. #define CONFIG_EXTRA_ENV_SETTINGS \
  91. EXYNOS_DEVICE_SETTINGS
  92. /* SD/MMC configuration */
  93. #define CONFIG_GENERIC_MMC
  94. #define CONFIG_MMC
  95. #define CONFIG_SDHCI
  96. #define CONFIG_S5P_SDHCI
  97. #define CONFIG_DWMMC
  98. #define CONFIG_EXYNOS_DWMMC
  99. #define CONFIG_SUPPORT_EMMC_BOOT
  100. #define CONFIG_BOARD_EARLY_INIT_F
  101. /* PWM */
  102. #define CONFIG_PWM
  103. /* allow to overwrite serial and ethaddr */
  104. #define CONFIG_ENV_OVERWRITE
  105. /* Command definition*/
  106. #include <config_cmd_default.h>
  107. #define CONFIG_CMD_PING
  108. #define CONFIG_CMD_ELF
  109. #define CONFIG_CMD_MMC
  110. #define CONFIG_CMD_EXT2
  111. #define CONFIG_CMD_FAT
  112. #define CONFIG_CMD_NET
  113. #define CONFIG_CMD_HASH
  114. #define CONFIG_BOOTDELAY 3
  115. #define CONFIG_ZERO_BOOTDELAY_CHECK
  116. /* Thermal Management Unit */
  117. #define CONFIG_EXYNOS_TMU
  118. #define CONFIG_CMD_DTT
  119. #define CONFIG_TMU_CMD_DTT
  120. /* USB */
  121. #define CONFIG_CMD_USB
  122. #define CONFIG_USB_EHCI
  123. #define CONFIG_USB_EHCI_EXYNOS
  124. #define CONFIG_USB_STORAGE
  125. /* USB boot mode */
  126. #define EXYNOS_COPY_USB_FNPTR_ADDR 0x02020070
  127. #define EXYNOS_USB_SECONDARY_BOOT 0xfeed0002
  128. #define EXYNOS_IRAM_SECONDARY_BASE 0x02020018
  129. /* TPM */
  130. #define CONFIG_TPM
  131. #define CONFIG_CMD_TPM
  132. #define CONFIG_TPM_TIS_I2C
  133. #define CONFIG_TPM_TIS_I2C_BUS_NUMBER 3
  134. #define CONFIG_TPM_TIS_I2C_SLAVE_ADDR 0x20
  135. /* MMC SPL */
  136. #define CONFIG_SPL
  137. #define COPY_BL2_FNPTR_ADDR 0x02020030
  138. /* specific .lds file */
  139. #define CONFIG_SPL_LDSCRIPT "board/samsung/smdk5250/smdk5250-uboot-spl.lds"
  140. #define CONFIG_SPL_TEXT_BASE 0x02023400
  141. #define CONFIG_SPL_MAX_FOOTPRINT (14 * 1024)
  142. #define CONFIG_BOOTCOMMAND "mmc read 40007000 451 2000; bootm 40007000"
  143. /* Miscellaneous configurable options */
  144. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  145. #define CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
  146. #define CONFIG_SYS_PROMPT "SMDK5250 # "
  147. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  148. #define CONFIG_SYS_PBSIZE 384 /* Print Buffer Size */
  149. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  150. #define CONFIG_DEFAULT_CONSOLE "console=ttySAC1,115200n8\0"
  151. /* Boot Argument Buffer Size */
  152. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
  153. /* memtest works on */
  154. #define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE
  155. #define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_SDRAM_BASE + 0x5E00000)
  156. #define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 0x3E00000)
  157. #define CONFIG_SYS_HZ 1000
  158. #define CONFIG_RD_LVL
  159. #define CONFIG_NR_DRAM_BANKS 8
  160. #define SDRAM_BANK_SIZE (256UL << 20UL) /* 256 MB */
  161. #define PHYS_SDRAM_1 CONFIG_SYS_SDRAM_BASE
  162. #define PHYS_SDRAM_1_SIZE SDRAM_BANK_SIZE
  163. #define PHYS_SDRAM_2 (CONFIG_SYS_SDRAM_BASE + SDRAM_BANK_SIZE)
  164. #define PHYS_SDRAM_2_SIZE SDRAM_BANK_SIZE
  165. #define PHYS_SDRAM_3 (CONFIG_SYS_SDRAM_BASE + (2 * SDRAM_BANK_SIZE))
  166. #define PHYS_SDRAM_3_SIZE SDRAM_BANK_SIZE
  167. #define PHYS_SDRAM_4 (CONFIG_SYS_SDRAM_BASE + (3 * SDRAM_BANK_SIZE))
  168. #define PHYS_SDRAM_4_SIZE SDRAM_BANK_SIZE
  169. #define PHYS_SDRAM_5 (CONFIG_SYS_SDRAM_BASE + (4 * SDRAM_BANK_SIZE))
  170. #define PHYS_SDRAM_5_SIZE SDRAM_BANK_SIZE
  171. #define PHYS_SDRAM_6 (CONFIG_SYS_SDRAM_BASE + (5 * SDRAM_BANK_SIZE))
  172. #define PHYS_SDRAM_6_SIZE SDRAM_BANK_SIZE
  173. #define PHYS_SDRAM_7 (CONFIG_SYS_SDRAM_BASE + (6 * SDRAM_BANK_SIZE))
  174. #define PHYS_SDRAM_7_SIZE SDRAM_BANK_SIZE
  175. #define PHYS_SDRAM_8 (CONFIG_SYS_SDRAM_BASE + (7 * SDRAM_BANK_SIZE))
  176. #define PHYS_SDRAM_8_SIZE SDRAM_BANK_SIZE
  177. #define CONFIG_SYS_MONITOR_BASE 0x00000000
  178. /* FLASH and environment organization */
  179. #define CONFIG_SYS_NO_FLASH
  180. #undef CONFIG_CMD_IMLS
  181. #define CONFIG_IDENT_STRING " for SMDK5250"
  182. #define CONFIG_SYS_MMC_ENV_DEV 0
  183. #define CONFIG_SECURE_BL1_ONLY
  184. /* Secure FW size configuration */
  185. #ifdef CONFIG_SECURE_BL1_ONLY
  186. #define CONFIG_SEC_FW_SIZE (8 << 10) /* 8KB */
  187. #else
  188. #define CONFIG_SEC_FW_SIZE 0
  189. #endif
  190. /* Configuration of BL1, BL2, ENV Blocks on mmc */
  191. #define CONFIG_RES_BLOCK_SIZE (512)
  192. #define CONFIG_BL1_SIZE (16 << 10) /*16 K reserved for BL1*/
  193. #define CONFIG_BL2_SIZE (512UL << 10UL) /* 512 KB */
  194. #define CONFIG_ENV_SIZE (16 << 10) /* 16 KB */
  195. #define CONFIG_BL1_OFFSET (CONFIG_RES_BLOCK_SIZE + CONFIG_SEC_FW_SIZE)
  196. #define CONFIG_BL2_OFFSET (CONFIG_BL1_OFFSET + CONFIG_BL1_SIZE)
  197. #define CONFIG_ENV_OFFSET (CONFIG_BL2_OFFSET + CONFIG_BL2_SIZE)
  198. /* U-boot copy size from boot Media to DRAM.*/
  199. #define BL2_START_OFFSET (CONFIG_BL2_OFFSET/512)
  200. #define BL2_SIZE_BLOC_COUNT (CONFIG_BL2_SIZE/512)
  201. #define OM_STAT (0x1f << 1)
  202. #define EXYNOS_COPY_SPI_FNPTR_ADDR 0x02020058
  203. #define SPI_FLASH_UBOOT_POS (CONFIG_SEC_FW_SIZE + CONFIG_BL1_SIZE)
  204. #define CONFIG_DOS_PARTITION
  205. #define CONFIG_EFI_PARTITION
  206. #define CONFIG_CMD_PART
  207. #define CONFIG_PARTITION_UUIDS
  208. #define CONFIG_IRAM_STACK 0x02050000
  209. #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_LOAD_ADDR - 0x1000000)
  210. /* I2C */
  211. #define CONFIG_SYS_I2C_INIT_BOARD
  212. #define CONFIG_HARD_I2C
  213. #define CONFIG_CMD_I2C
  214. #define CONFIG_SYS_I2C_SPEED 100000 /* 100 Kbps */
  215. #define CONFIG_DRIVER_S3C24X0_I2C
  216. #define CONFIG_I2C_MULTI_BUS
  217. #define CONFIG_MAX_I2C_NUM 8
  218. #define CONFIG_SYS_I2C_SLAVE 0x0
  219. #define CONFIG_I2C_EDID
  220. /* PMIC */
  221. #define CONFIG_PMIC
  222. #define CONFIG_PMIC_I2C
  223. #define CONFIG_PMIC_MAX77686
  224. /* SPI */
  225. #define CONFIG_ENV_IS_IN_SPI_FLASH
  226. #define CONFIG_SPI_FLASH
  227. #ifdef CONFIG_SPI_FLASH
  228. #define CONFIG_EXYNOS_SPI
  229. #define CONFIG_CMD_SF
  230. #define CONFIG_CMD_SPI
  231. #define CONFIG_SPI_FLASH_WINBOND
  232. #define CONFIG_SPI_FLASH_GIGADEVICE
  233. #define CONFIG_SF_DEFAULT_MODE SPI_MODE_0
  234. #define CONFIG_SF_DEFAULT_SPEED 50000000
  235. #define EXYNOS5_SPI_NUM_CONTROLLERS 5
  236. #endif
  237. #ifdef CONFIG_ENV_IS_IN_SPI_FLASH
  238. #define CONFIG_ENV_SPI_MODE SPI_MODE_0
  239. #define CONFIG_ENV_SECT_SIZE CONFIG_ENV_SIZE
  240. #define CONFIG_ENV_SPI_BUS 1
  241. #define CONFIG_ENV_SPI_MAX_HZ 50000000
  242. #endif
  243. /* PMIC */
  244. #define CONFIG_POWER
  245. #define CONFIG_POWER_I2C
  246. #define CONFIG_POWER_MAX77686
  247. /* SPI */
  248. #define CONFIG_ENV_IS_IN_SPI_FLASH
  249. #define CONFIG_SPI_FLASH
  250. #ifdef CONFIG_SPI_FLASH
  251. #define CONFIG_EXYNOS_SPI
  252. #define CONFIG_CMD_SF
  253. #define CONFIG_CMD_SPI
  254. #define CONFIG_SPI_FLASH_WINBOND
  255. #define CONFIG_SF_DEFAULT_MODE SPI_MODE_0
  256. #define CONFIG_SF_DEFAULT_SPEED 50000000
  257. #define EXYNOS5_SPI_NUM_CONTROLLERS 5
  258. #endif
  259. #ifdef CONFIG_ENV_IS_IN_SPI_FLASH
  260. #define CONFIG_ENV_SPI_MODE SPI_MODE_0
  261. #define CONFIG_ENV_SECT_SIZE CONFIG_ENV_SIZE
  262. #define CONFIG_ENV_SPI_BUS 1
  263. #define CONFIG_ENV_SPI_MAX_HZ 50000000
  264. #endif
  265. /* Ethernet Controllor Driver */
  266. #ifdef CONFIG_CMD_NET
  267. #define CONFIG_SMC911X
  268. #define CONFIG_SMC911X_BASE 0x5000000
  269. #define CONFIG_SMC911X_16_BIT
  270. #define CONFIG_ENV_SROM_BANK 1
  271. #endif /*CONFIG_CMD_NET*/
  272. /* Enable PXE Support */
  273. #ifdef CONFIG_CMD_NET
  274. #define CONFIG_CMD_PXE
  275. #define CONFIG_MENU
  276. #endif
  277. /* Sound */
  278. #define CONFIG_CMD_SOUND
  279. #ifdef CONFIG_CMD_SOUND
  280. #define CONFIG_SOUND
  281. #define CONFIG_I2S
  282. #define CONFIG_SOUND_MAX98095
  283. #define CONFIG_SOUND_WM8994
  284. #endif
  285. /* Enable devicetree support */
  286. #define CONFIG_OF_LIBFDT
  287. /* SHA hashing */
  288. #define CONFIG_CMD_HASH
  289. #define CONFIG_HASH_VERIFY
  290. #define CONFIG_SHA1
  291. #define CONFIG_SHA256
  292. /* Display */
  293. #define CONFIG_LCD
  294. #ifdef CONFIG_LCD
  295. #define CONFIG_EXYNOS_FB
  296. #define CONFIG_EXYNOS_DP
  297. #define LCD_XRES 2560
  298. #define LCD_YRES 1600
  299. #define LCD_BPP LCD_COLOR16
  300. #endif
  301. /* Enable Time Command */
  302. #define CONFIG_CMD_TIME
  303. #endif /* __CONFIG_H */