mx53loco.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433
  1. /*
  2. * Copyright (C) 2011 Freescale Semiconductor, Inc.
  3. * Jason Liu <r64343@freescale.com>
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #include <common.h>
  24. #include <asm/io.h>
  25. #include <asm/arch/imx-regs.h>
  26. #include <asm/arch/mx5x_pins.h>
  27. #include <asm/arch/sys_proto.h>
  28. #include <asm/arch/crm_regs.h>
  29. #include <asm/arch/clock.h>
  30. #include <asm/arch/iomux.h>
  31. #include <asm/arch/clock.h>
  32. #include <asm/errno.h>
  33. #include <netdev.h>
  34. #include <i2c.h>
  35. #include <mmc.h>
  36. #include <fsl_esdhc.h>
  37. #include <asm/gpio.h>
  38. #include <pmic.h>
  39. #include <dialog_pmic.h>
  40. #include <fsl_pmic.h>
  41. DECLARE_GLOBAL_DATA_PTR;
  42. int dram_init(void)
  43. {
  44. u32 size1, size2;
  45. size1 = get_ram_size((void *)PHYS_SDRAM_1, PHYS_SDRAM_1_SIZE);
  46. size2 = get_ram_size((void *)PHYS_SDRAM_2, PHYS_SDRAM_2_SIZE);
  47. gd->ram_size = size1 + size2;
  48. return 0;
  49. }
  50. void dram_init_banksize(void)
  51. {
  52. gd->bd->bi_dram[0].start = PHYS_SDRAM_1;
  53. gd->bd->bi_dram[0].size = PHYS_SDRAM_1_SIZE;
  54. gd->bd->bi_dram[1].start = PHYS_SDRAM_2;
  55. gd->bd->bi_dram[1].size = PHYS_SDRAM_2_SIZE;
  56. }
  57. static void setup_iomux_uart(void)
  58. {
  59. /* UART1 RXD */
  60. mxc_request_iomux(MX53_PIN_CSI0_D11, IOMUX_CONFIG_ALT2);
  61. mxc_iomux_set_pad(MX53_PIN_CSI0_D11,
  62. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
  63. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  64. PAD_CTL_HYS_ENABLE | PAD_CTL_100K_PU |
  65. PAD_CTL_ODE_OPENDRAIN_ENABLE);
  66. mxc_iomux_set_input(MX53_UART1_IPP_UART_RXD_MUX_SELECT_INPUT, 0x1);
  67. /* UART1 TXD */
  68. mxc_request_iomux(MX53_PIN_CSI0_D10, IOMUX_CONFIG_ALT2);
  69. mxc_iomux_set_pad(MX53_PIN_CSI0_D10,
  70. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
  71. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  72. PAD_CTL_HYS_ENABLE | PAD_CTL_100K_PU |
  73. PAD_CTL_ODE_OPENDRAIN_ENABLE);
  74. }
  75. #ifdef CONFIG_USB_EHCI_MX5
  76. int board_ehci_hcd_init(int port)
  77. {
  78. /* request VBUS power enable pin, GPIO[8}, gpio7 */
  79. mxc_request_iomux(MX53_PIN_ATA_DA_2, IOMUX_CONFIG_ALT1);
  80. gpio_direction_output(IOMUX_TO_GPIO(MX53_PIN_ATA_DA_2), 0);
  81. gpio_set_value(IOMUX_TO_GPIO(MX53_PIN_ATA_DA_2), 1);
  82. return 0;
  83. }
  84. #endif
  85. static void setup_iomux_fec(void)
  86. {
  87. /*FEC_MDIO*/
  88. mxc_request_iomux(MX53_PIN_FEC_MDIO, IOMUX_CONFIG_ALT0);
  89. mxc_iomux_set_pad(MX53_PIN_FEC_MDIO,
  90. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
  91. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  92. PAD_CTL_22K_PU | PAD_CTL_ODE_OPENDRAIN_ENABLE);
  93. mxc_iomux_set_input(MX53_FEC_FEC_MDI_SELECT_INPUT, 0x1);
  94. /*FEC_MDC*/
  95. mxc_request_iomux(MX53_PIN_FEC_MDC, IOMUX_CONFIG_ALT0);
  96. mxc_iomux_set_pad(MX53_PIN_FEC_MDC, PAD_CTL_DRV_HIGH);
  97. /* FEC RXD1 */
  98. mxc_request_iomux(MX53_PIN_FEC_RXD1, IOMUX_CONFIG_ALT0);
  99. mxc_iomux_set_pad(MX53_PIN_FEC_RXD1,
  100. PAD_CTL_HYS_ENABLE | PAD_CTL_PKE_ENABLE);
  101. /* FEC RXD0 */
  102. mxc_request_iomux(MX53_PIN_FEC_RXD0, IOMUX_CONFIG_ALT0);
  103. mxc_iomux_set_pad(MX53_PIN_FEC_RXD0,
  104. PAD_CTL_HYS_ENABLE | PAD_CTL_PKE_ENABLE);
  105. /* FEC TXD1 */
  106. mxc_request_iomux(MX53_PIN_FEC_TXD1, IOMUX_CONFIG_ALT0);
  107. mxc_iomux_set_pad(MX53_PIN_FEC_TXD1, PAD_CTL_DRV_HIGH);
  108. /* FEC TXD0 */
  109. mxc_request_iomux(MX53_PIN_FEC_TXD0, IOMUX_CONFIG_ALT0);
  110. mxc_iomux_set_pad(MX53_PIN_FEC_TXD0, PAD_CTL_DRV_HIGH);
  111. /* FEC TX_EN */
  112. mxc_request_iomux(MX53_PIN_FEC_TX_EN, IOMUX_CONFIG_ALT0);
  113. mxc_iomux_set_pad(MX53_PIN_FEC_TX_EN, PAD_CTL_DRV_HIGH);
  114. /* FEC TX_CLK */
  115. mxc_request_iomux(MX53_PIN_FEC_REF_CLK, IOMUX_CONFIG_ALT0);
  116. mxc_iomux_set_pad(MX53_PIN_FEC_REF_CLK,
  117. PAD_CTL_HYS_ENABLE | PAD_CTL_PKE_ENABLE);
  118. /* FEC RX_ER */
  119. mxc_request_iomux(MX53_PIN_FEC_RX_ER, IOMUX_CONFIG_ALT0);
  120. mxc_iomux_set_pad(MX53_PIN_FEC_RX_ER,
  121. PAD_CTL_HYS_ENABLE | PAD_CTL_PKE_ENABLE);
  122. /* FEC CRS */
  123. mxc_request_iomux(MX53_PIN_FEC_CRS_DV, IOMUX_CONFIG_ALT0);
  124. mxc_iomux_set_pad(MX53_PIN_FEC_CRS_DV,
  125. PAD_CTL_HYS_ENABLE | PAD_CTL_PKE_ENABLE);
  126. }
  127. #ifdef CONFIG_FSL_ESDHC
  128. struct fsl_esdhc_cfg esdhc_cfg[2] = {
  129. {MMC_SDHC1_BASE_ADDR, 1},
  130. {MMC_SDHC3_BASE_ADDR, 1},
  131. };
  132. int board_mmc_getcd(struct mmc *mmc)
  133. {
  134. struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
  135. int ret;
  136. mxc_request_iomux(MX53_PIN_EIM_DA11, IOMUX_CONFIG_ALT1);
  137. gpio_direction_input(75);
  138. mxc_request_iomux(MX53_PIN_EIM_DA13, IOMUX_CONFIG_ALT1);
  139. gpio_direction_input(77);
  140. if (cfg->esdhc_base == MMC_SDHC1_BASE_ADDR)
  141. ret = !gpio_get_value(77); /* GPIO3_13 */
  142. else
  143. ret = !gpio_get_value(75); /* GPIO3_11 */
  144. return ret;
  145. }
  146. int board_mmc_init(bd_t *bis)
  147. {
  148. u32 index;
  149. s32 status = 0;
  150. for (index = 0; index < CONFIG_SYS_FSL_ESDHC_NUM; index++) {
  151. switch (index) {
  152. case 0:
  153. mxc_request_iomux(MX53_PIN_SD1_CMD, IOMUX_CONFIG_ALT0);
  154. mxc_request_iomux(MX53_PIN_SD1_CLK, IOMUX_CONFIG_ALT0);
  155. mxc_request_iomux(MX53_PIN_SD1_DATA0,
  156. IOMUX_CONFIG_ALT0);
  157. mxc_request_iomux(MX53_PIN_SD1_DATA1,
  158. IOMUX_CONFIG_ALT0);
  159. mxc_request_iomux(MX53_PIN_SD1_DATA2,
  160. IOMUX_CONFIG_ALT0);
  161. mxc_request_iomux(MX53_PIN_SD1_DATA3,
  162. IOMUX_CONFIG_ALT0);
  163. mxc_request_iomux(MX53_PIN_EIM_DA13,
  164. IOMUX_CONFIG_ALT1);
  165. mxc_iomux_set_pad(MX53_PIN_SD1_CMD,
  166. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
  167. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  168. PAD_CTL_HYS_ENABLE | PAD_CTL_100K_PU);
  169. mxc_iomux_set_pad(MX53_PIN_SD1_CLK,
  170. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  171. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU |
  172. PAD_CTL_DRV_HIGH);
  173. mxc_iomux_set_pad(MX53_PIN_SD1_DATA0,
  174. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
  175. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  176. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU);
  177. mxc_iomux_set_pad(MX53_PIN_SD1_DATA1,
  178. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
  179. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  180. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU);
  181. mxc_iomux_set_pad(MX53_PIN_SD1_DATA2,
  182. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
  183. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  184. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU);
  185. mxc_iomux_set_pad(MX53_PIN_SD1_DATA3,
  186. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
  187. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  188. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU);
  189. break;
  190. case 1:
  191. mxc_request_iomux(MX53_PIN_ATA_RESET_B,
  192. IOMUX_CONFIG_ALT2);
  193. mxc_request_iomux(MX53_PIN_ATA_IORDY,
  194. IOMUX_CONFIG_ALT2);
  195. mxc_request_iomux(MX53_PIN_ATA_DATA8,
  196. IOMUX_CONFIG_ALT4);
  197. mxc_request_iomux(MX53_PIN_ATA_DATA9,
  198. IOMUX_CONFIG_ALT4);
  199. mxc_request_iomux(MX53_PIN_ATA_DATA10,
  200. IOMUX_CONFIG_ALT4);
  201. mxc_request_iomux(MX53_PIN_ATA_DATA11,
  202. IOMUX_CONFIG_ALT4);
  203. mxc_request_iomux(MX53_PIN_ATA_DATA0,
  204. IOMUX_CONFIG_ALT4);
  205. mxc_request_iomux(MX53_PIN_ATA_DATA1,
  206. IOMUX_CONFIG_ALT4);
  207. mxc_request_iomux(MX53_PIN_ATA_DATA2,
  208. IOMUX_CONFIG_ALT4);
  209. mxc_request_iomux(MX53_PIN_ATA_DATA3,
  210. IOMUX_CONFIG_ALT4);
  211. mxc_request_iomux(MX53_PIN_EIM_DA11,
  212. IOMUX_CONFIG_ALT1);
  213. mxc_iomux_set_pad(MX53_PIN_ATA_RESET_B,
  214. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
  215. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  216. PAD_CTL_HYS_ENABLE | PAD_CTL_100K_PU);
  217. mxc_iomux_set_pad(MX53_PIN_ATA_IORDY,
  218. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  219. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU |
  220. PAD_CTL_DRV_HIGH);
  221. mxc_iomux_set_pad(MX53_PIN_ATA_DATA8,
  222. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
  223. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  224. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU);
  225. mxc_iomux_set_pad(MX53_PIN_ATA_DATA9,
  226. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
  227. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  228. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU);
  229. mxc_iomux_set_pad(MX53_PIN_ATA_DATA10,
  230. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
  231. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  232. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU);
  233. mxc_iomux_set_pad(MX53_PIN_ATA_DATA11,
  234. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
  235. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  236. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU);
  237. mxc_iomux_set_pad(MX53_PIN_ATA_DATA0,
  238. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
  239. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  240. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU);
  241. mxc_iomux_set_pad(MX53_PIN_ATA_DATA1,
  242. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
  243. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  244. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU);
  245. mxc_iomux_set_pad(MX53_PIN_ATA_DATA2,
  246. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
  247. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  248. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU);
  249. mxc_iomux_set_pad(MX53_PIN_ATA_DATA3,
  250. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
  251. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  252. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU);
  253. break;
  254. default:
  255. printf("Warning: you configured more ESDHC controller"
  256. "(%d) as supported by the board(2)\n",
  257. CONFIG_SYS_FSL_ESDHC_NUM);
  258. return status;
  259. }
  260. status |= fsl_esdhc_initialize(bis, &esdhc_cfg[index]);
  261. }
  262. return status;
  263. }
  264. #endif
  265. static void setup_iomux_i2c(void)
  266. {
  267. /* I2C1 SDA */
  268. mxc_request_iomux(MX53_PIN_CSI0_D8,
  269. IOMUX_CONFIG_ALT5 | IOMUX_CONFIG_SION);
  270. mxc_iomux_set_input(MX53_I2C1_IPP_SDA_IN_SELECT_INPUT,
  271. INPUT_CTL_PATH0);
  272. mxc_iomux_set_pad(MX53_PIN_CSI0_D8,
  273. PAD_CTL_SRE_FAST | PAD_CTL_DRV_HIGH |
  274. PAD_CTL_100K_PU | PAD_CTL_PKE_ENABLE |
  275. PAD_CTL_PUE_PULL |
  276. PAD_CTL_ODE_OPENDRAIN_ENABLE);
  277. /* I2C1 SCL */
  278. mxc_request_iomux(MX53_PIN_CSI0_D9,
  279. IOMUX_CONFIG_ALT5 | IOMUX_CONFIG_SION);
  280. mxc_iomux_set_input(MX53_I2C1_IPP_SCL_IN_SELECT_INPUT,
  281. INPUT_CTL_PATH0);
  282. mxc_iomux_set_pad(MX53_PIN_CSI0_D9,
  283. PAD_CTL_SRE_FAST | PAD_CTL_DRV_HIGH |
  284. PAD_CTL_100K_PU | PAD_CTL_PKE_ENABLE |
  285. PAD_CTL_PUE_PULL |
  286. PAD_CTL_ODE_OPENDRAIN_ENABLE);
  287. }
  288. static int power_init(void)
  289. {
  290. unsigned int val;
  291. int ret = -1;
  292. struct pmic *p;
  293. if (!i2c_probe(CONFIG_SYS_DIALOG_PMIC_I2C_ADDR)) {
  294. pmic_dialog_init();
  295. p = get_pmic();
  296. /* Set VDDA to 1.25V */
  297. val = DA9052_BUCKCORE_BCOREEN | DA_BUCKCORE_VBCORE_1_250V;
  298. ret = pmic_reg_write(p, DA9053_BUCKCORE_REG, val);
  299. ret |= pmic_reg_read(p, DA9053_SUPPLY_REG, &val);
  300. val |= DA9052_SUPPLY_VBCOREGO;
  301. ret |= pmic_reg_write(p, DA9053_SUPPLY_REG, val);
  302. /* Set Vcc peripheral to 1.30V */
  303. ret |= pmic_reg_write(p, DA9053_BUCKPRO_REG, 0x62);
  304. ret |= pmic_reg_write(p, DA9053_SUPPLY_REG, 0x62);
  305. }
  306. if (!i2c_probe(CONFIG_SYS_FSL_PMIC_I2C_ADDR)) {
  307. pmic_init();
  308. p = get_pmic();
  309. /* Set VDDGP to 1.25V for 1GHz on SW1 */
  310. pmic_reg_read(p, REG_SW_0, &val);
  311. val = (val & ~SWx_VOLT_MASK_MC34708) | SWx_1_250V_MC34708;
  312. ret = pmic_reg_write(p, REG_SW_0, val);
  313. /* Set VCC as 1.30V on SW2 */
  314. pmic_reg_read(p, REG_SW_1, &val);
  315. val = (val & ~SWx_VOLT_MASK_MC34708) | SWx_1_300V_MC34708;
  316. ret |= pmic_reg_write(p, REG_SW_1, val);
  317. /* Set global reset timer to 4s */
  318. pmic_reg_read(p, REG_POWER_CTL2, &val);
  319. val = (val & ~TIMER_MASK_MC34708) | TIMER_4S_MC34708;
  320. ret |= pmic_reg_write(p, REG_POWER_CTL2, val);
  321. }
  322. return ret;
  323. }
  324. static void clock_1GHz(void)
  325. {
  326. int ret;
  327. u32 ref_clk = CONFIG_SYS_MX5_HCLK;
  328. /*
  329. * After increasing voltage to 1.25V, we can switch
  330. * CPU clock to 1GHz and DDR to 400MHz safely
  331. */
  332. ret = mxc_set_clock(ref_clk, 1000, MXC_ARM_CLK);
  333. if (ret)
  334. printf("CPU: Switch CPU clock to 1GHZ failed\n");
  335. ret = mxc_set_clock(ref_clk, 400, MXC_PERIPH_CLK);
  336. ret |= mxc_set_clock(ref_clk, 400, MXC_DDR_CLK);
  337. if (ret)
  338. printf("CPU: Switch DDR clock to 400MHz failed\n");
  339. }
  340. int board_early_init_f(void)
  341. {
  342. setup_iomux_uart();
  343. setup_iomux_fec();
  344. return 0;
  345. }
  346. int print_cpuinfo(void)
  347. {
  348. u32 cpurev;
  349. cpurev = get_cpu_rev();
  350. printf("CPU: Freescale i.MX%x family rev%d.%d at %d MHz\n",
  351. (cpurev & 0xFF000) >> 12,
  352. (cpurev & 0x000F0) >> 4,
  353. (cpurev & 0x0000F) >> 0,
  354. mxc_get_clock(MXC_ARM_CLK) / 1000000);
  355. printf("Reset cause: %s\n", get_reset_cause());
  356. return 0;
  357. }
  358. #ifdef CONFIG_BOARD_LATE_INIT
  359. int board_late_init(void)
  360. {
  361. setup_iomux_i2c();
  362. if (!power_init())
  363. clock_1GHz();
  364. print_cpuinfo();
  365. return 0;
  366. }
  367. #endif
  368. int board_init(void)
  369. {
  370. gd->bd->bi_boot_params = PHYS_SDRAM_1 + 0x100;
  371. mxc_set_sata_internal_clock();
  372. return 0;
  373. }
  374. int checkboard(void)
  375. {
  376. puts("Board: MX53 LOCO\n");
  377. return 0;
  378. }