RPXClassic.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439
  1. /*
  2. * (C) Copyright 2000, 2001, 2002
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * board/config.h - configuration options, board specific
  25. */
  26. /* Yoo. Jonghoon, IPone, yooth@ipone.co.kr
  27. * U-Boot port on RPXlite board
  28. */
  29. #ifndef __CONFIG_H
  30. #define __CONFIG_H
  31. #define RPXClassic_50MHz
  32. /*
  33. * High Level Configuration Options
  34. * (easy to change)
  35. */
  36. #define CONFIG_MPC860 1
  37. #define CONFIG_RPXCLASSIC 1
  38. #define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
  39. #undef CONFIG_8xx_CONS_SMC2
  40. #undef CONFIG_8xx_CONS_NONE
  41. #define CONFIG_BAUDRATE 9600 /* console baudrate = 9600bps */
  42. /* Define CONFIG_FEC_ENET to use Fast ethernet instead of ethernet on SCC1 */
  43. #undef CONFIG_FEC_ENET
  44. #ifdef CONFIG_FEC_ENET
  45. #define CFG_DISCOVER_PHY 1
  46. #endif /* CONFIG_FEC_ENET */
  47. #if 0
  48. #define CONFIG_BOOTDELAY -1 /* autoboot disabled */
  49. #else
  50. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  51. #endif
  52. #define CONFIG_ZERO_BOOTDELAY_CHECK 1
  53. #undef CONFIG_BOOTARGS
  54. #define CONFIG_BOOTCOMMAND \
  55. "tftpboot; " \
  56. "setenv bootargs root=/dev/nfs rw nfsroot=$(serverip):$(rootpath) " \
  57. "ip=$(ipaddr):$(serverip):$(gatewayip):$(netmask):$(hostname)::off; " \
  58. "bootm"
  59. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  60. #undef CFG_LOADS_BAUD_CHANGE /* don't allow baudrate change */
  61. #undef CONFIG_WATCHDOG /* watchdog disabled */
  62. #define CONFIG_BOOTP_MASK (CONFIG_BOOTP_DEFAULT | CONFIG_BOOTP_BOOTFILESIZE)
  63. #define CONFIG_CLOCKS_IN_MHZ 1 /* clocks passsed to Linux in MHz */
  64. #define CONFIG_COMMANDS (CFG_CMD_ALL & ~CFG_CMD_NONSTD | CFG_CMD_ELF)
  65. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  66. #include <cmd_confdefs.h>
  67. /*
  68. * Miscellaneous configurable options
  69. */
  70. #define CFG_RESET_ADDRESS 0x80000000
  71. #define CFG_LONGHELP /* undef to save memory */
  72. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  73. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  74. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  75. #else
  76. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  77. #endif
  78. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  79. #define CFG_MAXARGS 16 /* max number of command args */
  80. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  81. #define CFG_MEMTEST_START 0x0040000 /* memtest works on */
  82. #define CFG_MEMTEST_END 0x00C0000 /* 4 ... 12 MB in DRAM */
  83. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  84. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  85. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  86. /*
  87. * Low Level Configuration Settings
  88. * (address mappings, register initial values, etc.)
  89. * You should know what you are doing if you make changes here.
  90. */
  91. /*-----------------------------------------------------------------------
  92. * Internal Memory Mapped Register
  93. */
  94. #define CFG_IMMR 0xFA200000
  95. /*-----------------------------------------------------------------------------
  96. * I2C Configuration
  97. *-----------------------------------------------------------------------------
  98. */
  99. #define CONFIG_I2C 1
  100. #define CFG_I2C_SPEED 50000
  101. #define CFG_I2C_SLAVE 0x34
  102. /* enable I2C and select the hardware/software driver */
  103. #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
  104. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  105. /*
  106. * Software (bit-bang) I2C driver configuration
  107. */
  108. #define I2C_PORT 1 /* Port A=0, B=1, C=2, D=3 */
  109. #define I2C_ACTIVE (iop->pdir |= 0x00000010)
  110. #define I2C_TRISTATE (iop->pdir &= ~0x00000010)
  111. #define I2C_READ ((iop->pdat & 0x00000010) != 0)
  112. #define I2C_SDA(bit) if(bit) iop->pdat |= 0x00000010; \
  113. else iop->pdat &= ~0x00000010
  114. #define I2C_SCL(bit) if(bit) iop->pdat |= 0x00000020; \
  115. else iop->pdat &= ~0x00000020
  116. #define I2C_DELAY udelay(5) /* 1/4 I2C clock duration */
  117. # define CFG_I2C_SPEED 50000
  118. # define CFG_I2C_SLAVE 0x34
  119. # define CFG_I2C_EEPROM_ADDR 0x50 /* EEPROM X24C16 */
  120. # define CFG_I2C_EEPROM_ADDR_LEN 1 /* bytes of address */
  121. /* mask of address bits that overflow into the "EEPROM chip address" */
  122. #define CFG_I2C_EEPROM_ADDR_OVERFLOW 0x07
  123. /*-----------------------------------------------------------------------
  124. * Definitions for initial stack pointer and data area (in DPRAM)
  125. */
  126. #define CFG_INIT_RAM_ADDR CFG_IMMR
  127. #define CFG_INIT_RAM_END 0x3000 /* End of used area in DPRAM */
  128. #define CFG_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
  129. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  130. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  131. /*-----------------------------------------------------------------------
  132. * Start addresses for the final memory configuration
  133. * (Set up by the startup code)
  134. * Please note that CFG_SDRAM_BASE _must_ start at 0
  135. */
  136. #define CFG_SDRAM_BASE 0x00000000
  137. #define CFG_FLASH_BASE 0xFF000000
  138. #if defined(DEBUG) || (CONFIG_COMMANDS & CFG_CMD_IDE)
  139. #define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  140. #else
  141. #define CFG_MONITOR_LEN (128 << 10) /* Reserve 128 kB for Monitor */
  142. #endif
  143. #define CFG_MONITOR_BASE 0xFF000000
  144. /*%%% #define CFG_MONITOR_BASE CFG_FLASH_BASE */
  145. #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  146. /*
  147. * For booting Linux, the board info and command line data
  148. * have to be in the first 8 MB of memory, since this is
  149. * the maximum mapped by the Linux kernel during initialization.
  150. */
  151. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  152. /*-----------------------------------------------------------------------
  153. * FLASH organization
  154. */
  155. #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
  156. #define CFG_MAX_FLASH_SECT 71 /* max number of sectors on one chip */
  157. #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  158. #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  159. #if 0
  160. #define CFG_ENV_IS_IN_FLASH 1
  161. #define CFG_ENV_OFFSET 0x20000 /* Offset of Environment Sector */
  162. #define CFG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
  163. #else
  164. #define CFG_ENV_IS_IN_NVRAM 1
  165. #define CFG_ENV_ADDR 0xfa000100
  166. #define CFG_ENV_SIZE 0x1000
  167. #endif
  168. /*-----------------------------------------------------------------------
  169. * Cache Configuration
  170. */
  171. #define CFG_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
  172. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  173. #define CFG_CACHELINE_SHIFT 4 /* log base 2 of the above value */
  174. #endif
  175. /*-----------------------------------------------------------------------
  176. * SYPCR - System Protection Control 11-9
  177. * SYPCR can only be written once after reset!
  178. *-----------------------------------------------------------------------
  179. * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
  180. */
  181. #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
  182. SYPCR_SWP)
  183. /*-----------------------------------------------------------------------
  184. * SIUMCR - SIU Module Configuration 11-6
  185. *-----------------------------------------------------------------------
  186. * PCMCIA config., multi-function pin tri-state
  187. */
  188. #define CFG_SIUMCR (SIUMCR_MLRC10)
  189. /*-----------------------------------------------------------------------
  190. * TBSCR - Time Base Status and Control 11-26
  191. *-----------------------------------------------------------------------
  192. * Clear Reference Interrupt Status, Timebase freezing enabled
  193. */
  194. #define CFG_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF | TBSCR_TBE)
  195. /*-----------------------------------------------------------------------
  196. * RTCSC - Real-Time Clock Status and Control Register 11-27
  197. *-----------------------------------------------------------------------
  198. */
  199. /*%%%#define CFG_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE) */
  200. #define CFG_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTE)
  201. /*-----------------------------------------------------------------------
  202. * PISCR - Periodic Interrupt Status and Control 11-31
  203. *-----------------------------------------------------------------------
  204. * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
  205. */
  206. #define CFG_PISCR (PISCR_PS | PISCR_PITF | PISCR_PTE)
  207. /*-----------------------------------------------------------------------
  208. * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
  209. *-----------------------------------------------------------------------
  210. * Reset PLL lock status sticky bit, timer expired status bit and timer
  211. * interrupt status bit
  212. *
  213. * If this is a 80 MHz CPU, set PLL multiplication factor to 5 (5*16=80)!
  214. */
  215. /* up to 50 MHz we use a 1:1 clock */
  216. #define CFG_PLPRCR ( (4 << PLPRCR_MF_SHIFT) | PLPRCR_TEXPS | PLPRCR_SPLSS | PLPRCR_TMIST)
  217. /*-----------------------------------------------------------------------
  218. * SCCR - System Clock and reset Control Register 15-27
  219. *-----------------------------------------------------------------------
  220. * Set clock output, timebase and RTC source and divider,
  221. * power management and some other internal clocks
  222. */
  223. #define SCCR_MASK SCCR_EBDF00
  224. /* up to 50 MHz we use a 1:1 clock */
  225. #define CFG_SCCR (SCCR_COM00 | SCCR_TBS)
  226. /*-----------------------------------------------------------------------
  227. * PCMCIA stuff
  228. *-----------------------------------------------------------------------
  229. *
  230. */
  231. #define CFG_PCMCIA_MEM_ADDR (0xE0000000)
  232. #define CFG_PCMCIA_MEM_SIZE ( 64 << 20 )
  233. #define CFG_PCMCIA_DMA_ADDR (0xE4000000)
  234. #define CFG_PCMCIA_DMA_SIZE ( 64 << 20 )
  235. #define CFG_PCMCIA_ATTRB_ADDR (0xE8000000)
  236. #define CFG_PCMCIA_ATTRB_SIZE ( 64 << 20 )
  237. #define CFG_PCMCIA_IO_ADDR (0xEC000000)
  238. #define CFG_PCMCIA_IO_SIZE ( 64 << 20 )
  239. /*-----------------------------------------------------------------------
  240. * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
  241. *-----------------------------------------------------------------------
  242. */
  243. #define CONFIG_IDE_8xx_PCCARD 1 /* Use IDE with PC Card Adapter */
  244. #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
  245. #undef CONFIG_IDE_LED /* LED for ide not supported */
  246. #undef CONFIG_IDE_RESET /* reset for ide not supported */
  247. #define CFG_IDE_MAXBUS 1 /* max. 1 IDE bus */
  248. #define CFG_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
  249. #define CFG_ATA_IDE0_OFFSET 0x0000
  250. #define CFG_ATA_BASE_ADDR CFG_PCMCIA_MEM_ADDR
  251. /* Offset for data I/O */
  252. #define CFG_ATA_DATA_OFFSET (CFG_PCMCIA_MEM_SIZE + 0x320)
  253. /* Offset for normal register accesses */
  254. #define CFG_ATA_REG_OFFSET (2 * CFG_PCMCIA_MEM_SIZE + 0x320)
  255. /* Offset for alternate registers */
  256. #define CFG_ATA_ALT_OFFSET 0x0100
  257. /*-----------------------------------------------------------------------
  258. *
  259. *-----------------------------------------------------------------------
  260. *
  261. */
  262. /* #define CFG_DER 0x2002000F */
  263. /* #define CFG_DER 0 */
  264. #define CFG_DER 0x0082000F
  265. /*
  266. * Init Memory Controller:
  267. *
  268. * BR0 and OR0 (FLASH)
  269. */
  270. #define FLASH_BASE_PRELIM 0xFE000000 /* FLASH base */
  271. #define CFG_PRELIM_OR_AM 0xFE000000 /* OR addr mask */
  272. /* FLASH timing: ACS = 0, TRLX = 0, CSNT = 0, SCY = 4, ETHR = 0, BIH = 1 */
  273. #define CFG_OR_TIMING_FLASH (OR_SCY_4_CLK | OR_BI)
  274. #define CFG_OR0_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_FLASH)
  275. #define CFG_BR0_PRELIM ((FLASH_BASE_PRELIM & BR_BA_MSK) | BR_V)
  276. /*
  277. * BR1 and OR1 (SDRAM)
  278. *
  279. */
  280. #define SDRAM_BASE_PRELIM 0x00000000 /* SDRAM base */
  281. #define SDRAM_MAX_SIZE 0x01000000 /* max 16 MB */
  282. /* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
  283. #define CFG_OR_TIMING_SDRAM 0x00000E00
  284. #define CFG_OR1_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_SDRAM )
  285. #define CFG_BR1_PRELIM ((SDRAM_BASE_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
  286. /* RPXLITE mem setting */
  287. #define CFG_BR3_PRELIM 0xFA400001 /* BCSR */
  288. #define CFG_OR3_PRELIM 0xff7f8970
  289. #define CFG_BR4_PRELIM 0xFA000401 /* NVRAM&SRAM */
  290. #define CFG_OR4_PRELIM 0xFFF80970
  291. /*
  292. * Memory Periodic Timer Prescaler
  293. */
  294. /* periodic timer for refresh */
  295. #define CFG_MAMR_PTA 58
  296. /*
  297. * Refresh clock Prescalar
  298. */
  299. #define CFG_MPTPR MPTPR_PTP_DIV8
  300. /*
  301. * MAMR settings for SDRAM
  302. */
  303. /* 10 column SDRAM */
  304. #define CFG_MAMR_10COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  305. MAMR_AMA_TYPE_2 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A12 | \
  306. MAMR_GPL_A4DIS | MAMR_RLFA_4X | MAMR_WLFA_3X | MAMR_TLFA_16X)
  307. /*
  308. * Internal Definitions
  309. *
  310. * Boot Flags
  311. */
  312. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  313. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  314. /*%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%% */
  315. /* Configuration variable added by yooth. */
  316. /*%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%% */
  317. /*
  318. * BCSRx
  319. *
  320. * Board Status and Control Registers
  321. *
  322. */
  323. #define BCSR0 0xFA400000
  324. #define BCSR1 0xFA400001
  325. #define BCSR2 0xFA400002
  326. #define BCSR3 0xFA400003
  327. #define BCSR0_ENMONXCVR 0x01 /* Monitor XVCR Control */
  328. #define BCSR0_ENNVRAM 0x02 /* CS4# Control */
  329. #define BCSR0_LED5 0x04 /* LED5 control 0='on' 1='off' */
  330. #define BCSR0_LED4 0x08 /* LED4 control 0='on' 1='off' */
  331. #define BCSR0_FULLDPLX 0x10 /* Ethernet XCVR Control */
  332. #define BCSR0_COLTEST 0x20
  333. #define BCSR0_ETHLPBK 0x40
  334. #define BCSR0_ETHEN 0x80
  335. #define BCSR1_PCVCTL7 0x01 /* PC Slot B Control */
  336. #define BCSR1_PCVCTL6 0x02
  337. #define BCSR1_PCVCTL5 0x04
  338. #define BCSR1_PCVCTL4 0x08
  339. #define BCSR1_IPB5SEL 0x10
  340. #define BCSR2_MIIRST 0x80
  341. #define BCSR2_MIIPWRDWN 0x40
  342. #define BCSR2_MIICTL 0x08
  343. #define BCSR3_BWRTC 0x01 /* Real Time Clock Battery */
  344. #define BCSR3_BWNVR 0x02 /* NVRAM Battery */
  345. #define BCSR3_RDY_BSY 0x04 /* Flash Operation */
  346. #define BCSR3_RPXL 0x08 /* Reserved (reads back '1') */
  347. #define BCSR3_D27 0x10 /* Dip Switch settings */
  348. #define BCSR3_D26 0x20
  349. #define BCSR3_D25 0x40
  350. #define BCSR3_D24 0x80
  351. /*
  352. * Environment setting
  353. */
  354. /* #define CONFIG_ETHADDR 00:10:EC:00:2C:A2 */
  355. /* #define CONFIG_IPADDR 10.10.106.1 */
  356. /* #define CONFIG_SERVERIP 10.10.104.11 */
  357. #endif /* __CONFIG_H */