emif4.c 4.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144
  1. /*
  2. * emif4.c
  3. *
  4. * AM33XX emif4 configuration file
  5. *
  6. * Copyright (C) 2011, Texas Instruments, Incorporated - http://www.ti.com/
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR /PURPOSE. See the
  16. * GNU General Public License for more details.
  17. */
  18. #include <common.h>
  19. #include <asm/arch/cpu.h>
  20. #include <asm/arch/ddr_defs.h>
  21. #include <asm/arch/hardware.h>
  22. #include <asm/arch/clock.h>
  23. #include <asm/arch/sys_proto.h>
  24. #include <asm/io.h>
  25. #include <asm/emif.h>
  26. DECLARE_GLOBAL_DATA_PTR;
  27. struct ddr_regs *ddrregs = (struct ddr_regs *)DDR_PHY_BASE_ADDR;
  28. struct vtp_reg *vtpreg = (struct vtp_reg *)VTP0_CTRL_ADDR;
  29. struct ddr_ctrl *ddrctrl = (struct ddr_ctrl *)DDR_CTRL_ADDR;
  30. int dram_init(void)
  31. {
  32. /* dram_init must store complete ramsize in gd->ram_size */
  33. gd->ram_size = get_ram_size(
  34. (void *)CONFIG_SYS_SDRAM_BASE,
  35. CONFIG_MAX_RAM_BANK_SIZE);
  36. return 0;
  37. }
  38. void dram_init_banksize(void)
  39. {
  40. gd->bd->bi_dram[0].start = CONFIG_SYS_SDRAM_BASE;
  41. gd->bd->bi_dram[0].size = gd->ram_size;
  42. }
  43. #ifdef CONFIG_SPL_BUILD
  44. static const struct ddr_data ddr2_data = {
  45. .datardsratio0 = ((DDR2_RD_DQS<<30)|(DDR2_RD_DQS<<20)
  46. |(DDR2_RD_DQS<<10)|(DDR2_RD_DQS<<0)),
  47. .datardsratio1 = DDR2_RD_DQS>>2,
  48. .datawdsratio0 = ((DDR2_WR_DQS<<30)|(DDR2_WR_DQS<<20)
  49. |(DDR2_WR_DQS<<10)|(DDR2_WR_DQS<<0)),
  50. .datawdsratio1 = DDR2_WR_DQS>>2,
  51. .datawiratio0 = ((DDR2_PHY_WRLVL<<30)|(DDR2_PHY_WRLVL<<20)
  52. |(DDR2_PHY_WRLVL<<10)|(DDR2_PHY_WRLVL<<0)),
  53. .datawiratio1 = DDR2_PHY_WRLVL>>2,
  54. .datagiratio0 = ((DDR2_PHY_GATELVL<<30)|(DDR2_PHY_GATELVL<<20)
  55. |(DDR2_PHY_GATELVL<<10)|(DDR2_PHY_GATELVL<<0)),
  56. .datagiratio1 = DDR2_PHY_GATELVL>>2,
  57. .datafwsratio0 = ((DDR2_PHY_FIFO_WE<<30)|(DDR2_PHY_FIFO_WE<<20)
  58. |(DDR2_PHY_FIFO_WE<<10)|(DDR2_PHY_FIFO_WE<<0)),
  59. .datafwsratio1 = DDR2_PHY_FIFO_WE>>2,
  60. .datawrsratio0 = ((DDR2_PHY_WR_DATA<<30)|(DDR2_PHY_WR_DATA<<20)
  61. |(DDR2_PHY_WR_DATA<<10)|(DDR2_PHY_WR_DATA<<0)),
  62. .datawrsratio1 = DDR2_PHY_WR_DATA>>2,
  63. .datadldiff0 = PHY_DLL_LOCK_DIFF,
  64. };
  65. static const struct cmd_control ddr2_cmd_ctrl_data = {
  66. .cmd0csratio = DDR2_RATIO,
  67. .cmd0csforce = CMD_FORCE,
  68. .cmd0csdelay = CMD_DELAY,
  69. .cmd0dldiff = DDR2_DLL_LOCK_DIFF,
  70. .cmd0iclkout = DDR2_INVERT_CLKOUT,
  71. .cmd1csratio = DDR2_RATIO,
  72. .cmd1csforce = CMD_FORCE,
  73. .cmd1csdelay = CMD_DELAY,
  74. .cmd1dldiff = DDR2_DLL_LOCK_DIFF,
  75. .cmd1iclkout = DDR2_INVERT_CLKOUT,
  76. .cmd2csratio = DDR2_RATIO,
  77. .cmd2csforce = CMD_FORCE,
  78. .cmd2csdelay = CMD_DELAY,
  79. .cmd2dldiff = DDR2_DLL_LOCK_DIFF,
  80. .cmd2iclkout = DDR2_INVERT_CLKOUT,
  81. };
  82. static const struct emif_regs ddr2_emif_reg_data = {
  83. .sdram_config = DDR2_EMIF_SDCFG,
  84. .ref_ctrl = DDR2_EMIF_SDREF,
  85. .sdram_tim1 = DDR2_EMIF_TIM1,
  86. .sdram_tim2 = DDR2_EMIF_TIM2,
  87. .sdram_tim3 = DDR2_EMIF_TIM3,
  88. .emif_ddr_phy_ctlr_1 = DDR2_EMIF_READ_LATENCY,
  89. };
  90. static void config_vtp(void)
  91. {
  92. writel(readl(&vtpreg->vtp0ctrlreg) | VTP_CTRL_ENABLE,
  93. &vtpreg->vtp0ctrlreg);
  94. writel(readl(&vtpreg->vtp0ctrlreg) & (~VTP_CTRL_START_EN),
  95. &vtpreg->vtp0ctrlreg);
  96. writel(readl(&vtpreg->vtp0ctrlreg) | VTP_CTRL_START_EN,
  97. &vtpreg->vtp0ctrlreg);
  98. /* Poll for READY */
  99. while ((readl(&vtpreg->vtp0ctrlreg) & VTP_CTRL_READY) !=
  100. VTP_CTRL_READY)
  101. ;
  102. }
  103. void config_ddr(short ddr_type)
  104. {
  105. enable_emif_clocks();
  106. if (ddr_type == EMIF_REG_SDRAM_TYPE_DDR2) {
  107. ddr_pll_config(266);
  108. config_vtp();
  109. config_cmd_ctrl(&ddr2_cmd_ctrl_data);
  110. config_ddr_data(0, &ddr2_data);
  111. config_ddr_data(1, &ddr2_data);
  112. writel(DDR2_PHY_RANK0_DELAY, &ddrregs->dt0rdelays0);
  113. writel(DDR2_PHY_RANK0_DELAY, &ddrregs->dt1rdelays0);
  114. config_io_ctrl(DDR2_IOCTRL_VALUE);
  115. /* Set CKE to be controlled by EMIF/DDR PHY */
  116. writel(DDR_CKE_CTRL_NORMAL, &ddrctrl->ddrckectrl);
  117. /* Program EMIF instance */
  118. config_ddr_phy(&ddr2_emif_reg_data);
  119. set_sdram_timings(&ddr2_emif_reg_data);
  120. config_sdram(&ddr2_emif_reg_data);
  121. }
  122. }
  123. #endif