trats.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720
  1. /*
  2. * Copyright (C) 2011 Samsung Electronics
  3. * Heungjun Kim <riverful.kim@samsung.com>
  4. * Kyungmin Park <kyungmin.park@samsung.com>
  5. * Donghwa Lee <dh09.lee@samsung.com>
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. #include <common.h>
  26. #include <lcd.h>
  27. #include <asm/io.h>
  28. #include <asm/arch/cpu.h>
  29. #include <asm/arch/gpio.h>
  30. #include <asm/arch/mmc.h>
  31. #include <asm/arch/clock.h>
  32. #include <asm/arch/clk.h>
  33. #include <asm/arch/mipi_dsim.h>
  34. #include <asm/arch/watchdog.h>
  35. #include <asm/arch/power.h>
  36. #include <power/pmic.h>
  37. #include <usb/s3c_udc.h>
  38. #include <power/max8997_pmic.h>
  39. #include <libtizen.h>
  40. #include <power/max8997_muic.h>
  41. #include <power/max17042_fg.h>
  42. #include "setup.h"
  43. DECLARE_GLOBAL_DATA_PTR;
  44. unsigned int board_rev;
  45. #ifdef CONFIG_REVISION_TAG
  46. u32 get_board_rev(void)
  47. {
  48. return board_rev;
  49. }
  50. #endif
  51. static void check_hw_revision(void);
  52. static int hwrevision(int rev)
  53. {
  54. return (board_rev & 0xf) == rev;
  55. }
  56. struct s3c_plat_otg_data s5pc210_otg_data;
  57. int board_init(void)
  58. {
  59. gd->bd->bi_boot_params = PHYS_SDRAM_1 + 0x100;
  60. check_hw_revision();
  61. printf("HW Revision:\t0x%x\n", board_rev);
  62. return 0;
  63. }
  64. void i2c_init_board(void)
  65. {
  66. struct exynos4_gpio_part1 *gpio1 =
  67. (struct exynos4_gpio_part1 *)samsung_get_base_gpio_part1();
  68. struct exynos4_gpio_part2 *gpio2 =
  69. (struct exynos4_gpio_part2 *)samsung_get_base_gpio_part2();
  70. /* I2C_5 -> PMIC */
  71. s5p_gpio_direction_output(&gpio1->b, 7, 1);
  72. s5p_gpio_direction_output(&gpio1->b, 6, 1);
  73. /* I2C_9 -> FG */
  74. s5p_gpio_direction_output(&gpio2->y4, 0, 1);
  75. s5p_gpio_direction_output(&gpio2->y4, 1, 1);
  76. }
  77. static int pmic_init_max8997(void)
  78. {
  79. struct pmic *p = pmic_get("MAX8997_PMIC");
  80. int i = 0, ret = 0;
  81. u32 val;
  82. if (pmic_probe(p))
  83. return -1;
  84. /* BUCK1 VARM: 1.2V */
  85. val = (1200000 - 650000) / 25000;
  86. ret |= pmic_reg_write(p, MAX8997_REG_BUCK1DVS1, val);
  87. val = ENBUCK | ACTIVE_DISCHARGE; /* DVS OFF */
  88. ret |= pmic_reg_write(p, MAX8997_REG_BUCK1CTRL, val);
  89. /* BUCK2 VINT: 1.1V */
  90. val = (1100000 - 650000) / 25000;
  91. ret |= pmic_reg_write(p, MAX8997_REG_BUCK2DVS1, val);
  92. val = ENBUCK | ACTIVE_DISCHARGE; /* DVS OFF */
  93. ret |= pmic_reg_write(p, MAX8997_REG_BUCK2CTRL, val);
  94. /* BUCK3 G3D: 1.1V - OFF */
  95. ret |= pmic_reg_read(p, MAX8997_REG_BUCK3CTRL, &val);
  96. val &= ~ENBUCK;
  97. ret |= pmic_reg_write(p, MAX8997_REG_BUCK3CTRL, val);
  98. val = (1100000 - 750000) / 50000;
  99. ret |= pmic_reg_write(p, MAX8997_REG_BUCK3DVS, val);
  100. /* BUCK4 CAMISP: 1.2V - OFF */
  101. ret |= pmic_reg_read(p, MAX8997_REG_BUCK4CTRL, &val);
  102. val &= ~ENBUCK;
  103. ret |= pmic_reg_write(p, MAX8997_REG_BUCK4CTRL, val);
  104. val = (1200000 - 650000) / 25000;
  105. ret |= pmic_reg_write(p, MAX8997_REG_BUCK4DVS, val);
  106. /* BUCK5 VMEM: 1.2V */
  107. val = (1200000 - 650000) / 25000;
  108. for (i = 0; i < 8; i++)
  109. ret |= pmic_reg_write(p, MAX8997_REG_BUCK5DVS1 + i, val);
  110. val = ENBUCK | ACTIVE_DISCHARGE; /* DVS OFF */
  111. ret |= pmic_reg_write(p, MAX8997_REG_BUCK5CTRL, val);
  112. /* BUCK6 CAM AF: 2.8V */
  113. /* No Voltage Setting Register */
  114. /* GNSLCT 3.0X */
  115. val = GNSLCT;
  116. ret |= pmic_reg_write(p, MAX8997_REG_BUCK6CTRL, val);
  117. /* BUCK7 VCC_SUB: 2.0V */
  118. val = (2000000 - 750000) / 50000;
  119. ret |= pmic_reg_write(p, MAX8997_REG_BUCK7DVS, val);
  120. /* LDO1 VADC: 3.3V */
  121. val = max8997_reg_ldo(3300000) | DIS_LDO; /* OFF */
  122. ret |= pmic_reg_write(p, MAX8997_REG_LDO1CTRL, val);
  123. /* LDO1 Disable active discharging */
  124. ret |= pmic_reg_read(p, MAX8997_REG_LDO1CONFIG, &val);
  125. val &= ~LDO_ADE;
  126. ret |= pmic_reg_write(p, MAX8997_REG_LDO1CONFIG, val);
  127. /* LDO2 VALIVE: 1.1V */
  128. val = max8997_reg_ldo(1100000) | EN_LDO;
  129. ret |= pmic_reg_write(p, MAX8997_REG_LDO2CTRL, val);
  130. /* LDO3 VUSB/MIPI: 1.1V */
  131. val = max8997_reg_ldo(1100000) | DIS_LDO; /* OFF */
  132. ret |= pmic_reg_write(p, MAX8997_REG_LDO3CTRL, val);
  133. /* LDO4 VMIPI: 1.8V */
  134. val = max8997_reg_ldo(1800000) | DIS_LDO; /* OFF */
  135. ret |= pmic_reg_write(p, MAX8997_REG_LDO4CTRL, val);
  136. /* LDO5 VHSIC: 1.2V */
  137. val = max8997_reg_ldo(1200000) | DIS_LDO; /* OFF */
  138. ret |= pmic_reg_write(p, MAX8997_REG_LDO5CTRL, val);
  139. /* LDO6 VCC_1.8V_PDA: 1.8V */
  140. val = max8997_reg_ldo(1800000) | EN_LDO;
  141. ret |= pmic_reg_write(p, MAX8997_REG_LDO6CTRL, val);
  142. /* LDO7 CAM_ISP: 1.8V */
  143. val = max8997_reg_ldo(1800000) | DIS_LDO; /* OFF */
  144. ret |= pmic_reg_write(p, MAX8997_REG_LDO7CTRL, val);
  145. /* LDO8 VDAC/VUSB: 3.3V */
  146. val = max8997_reg_ldo(3300000) | DIS_LDO; /* OFF */
  147. ret |= pmic_reg_write(p, MAX8997_REG_LDO8CTRL, val);
  148. /* LDO9 VCC_2.8V_PDA: 2.8V */
  149. val = max8997_reg_ldo(2800000) | EN_LDO;
  150. ret |= pmic_reg_write(p, MAX8997_REG_LDO9CTRL, val);
  151. /* LDO10 VPLL: 1.1V */
  152. val = max8997_reg_ldo(1100000) | EN_LDO;
  153. ret |= pmic_reg_write(p, MAX8997_REG_LDO10CTRL, val);
  154. /* LDO11 TOUCH: 2.8V */
  155. val = max8997_reg_ldo(2800000) | DIS_LDO; /* OFF */
  156. ret |= pmic_reg_write(p, MAX8997_REG_LDO11CTRL, val);
  157. /* LDO12 VTCAM: 1.8V */
  158. val = max8997_reg_ldo(1800000) | DIS_LDO; /* OFF */
  159. ret |= pmic_reg_write(p, MAX8997_REG_LDO12CTRL, val);
  160. /* LDO13 VCC_3.0_LCD: 3.0V */
  161. val = max8997_reg_ldo(3000000) | DIS_LDO; /* OFF */
  162. ret |= pmic_reg_write(p, MAX8997_REG_LDO13CTRL, val);
  163. /* LDO14 MOTOR: 3.0V */
  164. val = max8997_reg_ldo(3000000) | DIS_LDO; /* OFF */
  165. ret |= pmic_reg_write(p, MAX8997_REG_LDO14CTRL, val);
  166. /* LDO15 LED_A: 2.8V */
  167. val = max8997_reg_ldo(2800000) | DIS_LDO; /* OFF */
  168. ret |= pmic_reg_write(p, MAX8997_REG_LDO15CTRL, val);
  169. /* LDO16 CAM_SENSOR: 1.8V */
  170. val = max8997_reg_ldo(1800000) | DIS_LDO; /* OFF */
  171. ret |= pmic_reg_write(p, MAX8997_REG_LDO16CTRL, val);
  172. /* LDO17 VTF: 2.8V */
  173. val = max8997_reg_ldo(2800000) | DIS_LDO; /* OFF */
  174. ret |= pmic_reg_write(p, MAX8997_REG_LDO17CTRL, val);
  175. /* LDO18 TOUCH_LED 3.3V */
  176. val = max8997_reg_ldo(3300000) | DIS_LDO; /* OFF */
  177. ret |= pmic_reg_write(p, MAX8997_REG_LDO18CTRL, val);
  178. /* LDO21 VDDQ: 1.2V */
  179. val = max8997_reg_ldo(1200000) | EN_LDO;
  180. ret |= pmic_reg_write(p, MAX8997_REG_LDO21CTRL, val);
  181. /* SAFEOUT for both 1 and 2: 4.9V, Active discharge, Enable */
  182. val = (SAFEOUT_4_90V << 0) | (SAFEOUT_4_90V << 2) |
  183. ACTDISSAFEO1 | ACTDISSAFEO2 | ENSAFEOUT1 | ENSAFEOUT2;
  184. ret |= pmic_reg_write(p, MAX8997_REG_SAFEOUTCTRL, val);
  185. if (ret) {
  186. puts("MAX8997 PMIC setting error!\n");
  187. return -1;
  188. }
  189. return 0;
  190. }
  191. int power_init_board(void)
  192. {
  193. int ret;
  194. ret = pmic_init(I2C_5);
  195. ret |= pmic_init_max8997();
  196. ret |= power_fg_init(I2C_9);
  197. ret |= power_muic_init(I2C_5);
  198. if (ret)
  199. return ret;
  200. return 0;
  201. }
  202. int dram_init(void)
  203. {
  204. gd->ram_size = get_ram_size((long *)PHYS_SDRAM_1, PHYS_SDRAM_1_SIZE) +
  205. get_ram_size((long *)PHYS_SDRAM_2, PHYS_SDRAM_2_SIZE);
  206. return 0;
  207. }
  208. void dram_init_banksize(void)
  209. {
  210. gd->bd->bi_dram[0].start = PHYS_SDRAM_1;
  211. gd->bd->bi_dram[0].size = PHYS_SDRAM_1_SIZE;
  212. gd->bd->bi_dram[1].start = PHYS_SDRAM_2;
  213. gd->bd->bi_dram[1].size = PHYS_SDRAM_2_SIZE;
  214. }
  215. static unsigned int get_hw_revision(void)
  216. {
  217. struct exynos4_gpio_part1 *gpio =
  218. (struct exynos4_gpio_part1 *)samsung_get_base_gpio_part1();
  219. int hwrev = 0;
  220. int i;
  221. /* hw_rev[3:0] == GPE1[3:0] */
  222. for (i = 0; i < 4; i++) {
  223. s5p_gpio_cfg_pin(&gpio->e1, i, GPIO_INPUT);
  224. s5p_gpio_set_pull(&gpio->e1, i, GPIO_PULL_NONE);
  225. }
  226. udelay(1);
  227. for (i = 0; i < 4; i++)
  228. hwrev |= (s5p_gpio_get_value(&gpio->e1, i) << i);
  229. debug("hwrev 0x%x\n", hwrev);
  230. return hwrev;
  231. }
  232. static void check_hw_revision(void)
  233. {
  234. int hwrev;
  235. hwrev = get_hw_revision();
  236. board_rev |= hwrev;
  237. }
  238. #ifdef CONFIG_DISPLAY_BOARDINFO
  239. int checkboard(void)
  240. {
  241. puts("Board:\tTRATS\n");
  242. return 0;
  243. }
  244. #endif
  245. #ifdef CONFIG_GENERIC_MMC
  246. int board_mmc_init(bd_t *bis)
  247. {
  248. struct exynos4_gpio_part2 *gpio =
  249. (struct exynos4_gpio_part2 *)samsung_get_base_gpio_part2();
  250. int i, err;
  251. /* eMMC_EN: SD_0_CDn: GPK0[2] Output High */
  252. s5p_gpio_direction_output(&gpio->k0, 2, 1);
  253. s5p_gpio_set_pull(&gpio->k0, 2, GPIO_PULL_NONE);
  254. /*
  255. * eMMC GPIO:
  256. * SDR 8-bit@48MHz at MMC0
  257. * GPK0[0] SD_0_CLK(2)
  258. * GPK0[1] SD_0_CMD(2)
  259. * GPK0[2] SD_0_CDn -> Not used
  260. * GPK0[3:6] SD_0_DATA[0:3](2)
  261. * GPK1[3:6] SD_0_DATA[0:3](3)
  262. *
  263. * DDR 4-bit@26MHz at MMC4
  264. * GPK0[0] SD_4_CLK(3)
  265. * GPK0[1] SD_4_CMD(3)
  266. * GPK0[2] SD_4_CDn -> Not used
  267. * GPK0[3:6] SD_4_DATA[0:3](3)
  268. * GPK1[3:6] SD_4_DATA[4:7](4)
  269. */
  270. for (i = 0; i < 7; i++) {
  271. if (i == 2)
  272. continue;
  273. /* GPK0[0:6] special function 2 */
  274. s5p_gpio_cfg_pin(&gpio->k0, i, 0x2);
  275. /* GPK0[0:6] pull disable */
  276. s5p_gpio_set_pull(&gpio->k0, i, GPIO_PULL_NONE);
  277. /* GPK0[0:6] drv 4x */
  278. s5p_gpio_set_drv(&gpio->k0, i, GPIO_DRV_4X);
  279. }
  280. for (i = 3; i < 7; i++) {
  281. /* GPK1[3:6] special function 3 */
  282. s5p_gpio_cfg_pin(&gpio->k1, i, 0x3);
  283. /* GPK1[3:6] pull disable */
  284. s5p_gpio_set_pull(&gpio->k1, i, GPIO_PULL_NONE);
  285. /* GPK1[3:6] drv 4x */
  286. s5p_gpio_set_drv(&gpio->k1, i, GPIO_DRV_4X);
  287. }
  288. /*
  289. * MMC device init
  290. * mmc0 : eMMC (8-bit buswidth)
  291. * mmc2 : SD card (4-bit buswidth)
  292. */
  293. err = s5p_mmc_init(0, 8);
  294. /* T-flash detect */
  295. s5p_gpio_cfg_pin(&gpio->x3, 4, 0xf);
  296. s5p_gpio_set_pull(&gpio->x3, 4, GPIO_PULL_UP);
  297. /*
  298. * Check the T-flash detect pin
  299. * GPX3[4] T-flash detect pin
  300. */
  301. if (!s5p_gpio_get_value(&gpio->x3, 4)) {
  302. /*
  303. * SD card GPIO:
  304. * GPK2[0] SD_2_CLK(2)
  305. * GPK2[1] SD_2_CMD(2)
  306. * GPK2[2] SD_2_CDn -> Not used
  307. * GPK2[3:6] SD_2_DATA[0:3](2)
  308. */
  309. for (i = 0; i < 7; i++) {
  310. if (i == 2)
  311. continue;
  312. /* GPK2[0:6] special function 2 */
  313. s5p_gpio_cfg_pin(&gpio->k2, i, 0x2);
  314. /* GPK2[0:6] pull disable */
  315. s5p_gpio_set_pull(&gpio->k2, i, GPIO_PULL_NONE);
  316. /* GPK2[0:6] drv 4x */
  317. s5p_gpio_set_drv(&gpio->k2, i, GPIO_DRV_4X);
  318. }
  319. err = s5p_mmc_init(2, 4);
  320. }
  321. return err;
  322. }
  323. #endif
  324. #ifdef CONFIG_USB_GADGET
  325. static int s5pc210_phy_control(int on)
  326. {
  327. int ret = 0;
  328. u32 val = 0;
  329. struct pmic *p = pmic_get("MAX8997_PMIC");
  330. if (!p)
  331. return -ENODEV;
  332. if (pmic_probe(p))
  333. return -1;
  334. if (on) {
  335. ret |= pmic_set_output(p, MAX8997_REG_SAFEOUTCTRL,
  336. ENSAFEOUT1, LDO_ON);
  337. ret |= pmic_reg_read(p, MAX8997_REG_LDO3CTRL, &val);
  338. ret |= pmic_reg_write(p, MAX8997_REG_LDO3CTRL, EN_LDO | val);
  339. ret |= pmic_reg_read(p, MAX8997_REG_LDO8CTRL, &val);
  340. ret |= pmic_reg_write(p, MAX8997_REG_LDO8CTRL, EN_LDO | val);
  341. } else {
  342. ret |= pmic_reg_read(p, MAX8997_REG_LDO8CTRL, &val);
  343. ret |= pmic_reg_write(p, MAX8997_REG_LDO8CTRL, DIS_LDO | val);
  344. ret |= pmic_reg_read(p, MAX8997_REG_LDO3CTRL, &val);
  345. ret |= pmic_reg_write(p, MAX8997_REG_LDO3CTRL, DIS_LDO | val);
  346. ret |= pmic_set_output(p, MAX8997_REG_SAFEOUTCTRL,
  347. ENSAFEOUT1, LDO_OFF);
  348. }
  349. if (ret) {
  350. puts("MAX8997 LDO setting error!\n");
  351. return -1;
  352. }
  353. return 0;
  354. }
  355. struct s3c_plat_otg_data s5pc210_otg_data = {
  356. .phy_control = s5pc210_phy_control,
  357. .regs_phy = EXYNOS4_USBPHY_BASE,
  358. .regs_otg = EXYNOS4_USBOTG_BASE,
  359. .usb_phy_ctrl = EXYNOS4_USBPHY_CONTROL,
  360. .usb_flags = PHY0_SLEEP,
  361. };
  362. void board_usb_init(void)
  363. {
  364. debug("USB_udc_probe\n");
  365. s3c_udc_probe(&s5pc210_otg_data);
  366. }
  367. #endif
  368. static void pmic_reset(void)
  369. {
  370. struct exynos4_gpio_part2 *gpio =
  371. (struct exynos4_gpio_part2 *)samsung_get_base_gpio_part2();
  372. s5p_gpio_direction_output(&gpio->x0, 7, 1);
  373. s5p_gpio_set_pull(&gpio->x2, 7, GPIO_PULL_NONE);
  374. }
  375. static void board_clock_init(void)
  376. {
  377. struct exynos4_clock *clk =
  378. (struct exynos4_clock *)samsung_get_base_clock();
  379. writel(CLK_SRC_CPU_VAL, (unsigned int)&clk->src_cpu);
  380. writel(CLK_SRC_TOP0_VAL, (unsigned int)&clk->src_top0);
  381. writel(CLK_SRC_FSYS_VAL, (unsigned int)&clk->src_fsys);
  382. writel(CLK_SRC_PERIL0_VAL, (unsigned int)&clk->src_peril0);
  383. writel(CLK_DIV_CPU0_VAL, (unsigned int)&clk->div_cpu0);
  384. writel(CLK_DIV_CPU1_VAL, (unsigned int)&clk->div_cpu1);
  385. writel(CLK_DIV_DMC0_VAL, (unsigned int)&clk->div_dmc0);
  386. writel(CLK_DIV_DMC1_VAL, (unsigned int)&clk->div_dmc1);
  387. writel(CLK_DIV_LEFTBUS_VAL, (unsigned int)&clk->div_leftbus);
  388. writel(CLK_DIV_RIGHTBUS_VAL, (unsigned int)&clk->div_rightbus);
  389. writel(CLK_DIV_TOP_VAL, (unsigned int)&clk->div_top);
  390. writel(CLK_DIV_FSYS1_VAL, (unsigned int)&clk->div_fsys1);
  391. writel(CLK_DIV_FSYS2_VAL, (unsigned int)&clk->div_fsys2);
  392. writel(CLK_DIV_FSYS3_VAL, (unsigned int)&clk->div_fsys3);
  393. writel(CLK_DIV_PERIL0_VAL, (unsigned int)&clk->div_peril0);
  394. writel(CLK_DIV_PERIL3_VAL, (unsigned int)&clk->div_peril3);
  395. writel(PLL_LOCKTIME, (unsigned int)&clk->apll_lock);
  396. writel(PLL_LOCKTIME, (unsigned int)&clk->mpll_lock);
  397. writel(PLL_LOCKTIME, (unsigned int)&clk->epll_lock);
  398. writel(PLL_LOCKTIME, (unsigned int)&clk->vpll_lock);
  399. writel(APLL_CON1_VAL, (unsigned int)&clk->apll_con1);
  400. writel(APLL_CON0_VAL, (unsigned int)&clk->apll_con0);
  401. writel(MPLL_CON1_VAL, (unsigned int)&clk->mpll_con1);
  402. writel(MPLL_CON0_VAL, (unsigned int)&clk->mpll_con0);
  403. writel(EPLL_CON1_VAL, (unsigned int)&clk->epll_con1);
  404. writel(EPLL_CON0_VAL, (unsigned int)&clk->epll_con0);
  405. writel(VPLL_CON1_VAL, (unsigned int)&clk->vpll_con1);
  406. writel(VPLL_CON0_VAL, (unsigned int)&clk->vpll_con0);
  407. writel(CLK_GATE_IP_CAM_VAL, (unsigned int)&clk->gate_ip_cam);
  408. writel(CLK_GATE_IP_VP_VAL, (unsigned int)&clk->gate_ip_tv);
  409. writel(CLK_GATE_IP_MFC_VAL, (unsigned int)&clk->gate_ip_mfc);
  410. writel(CLK_GATE_IP_G3D_VAL, (unsigned int)&clk->gate_ip_g3d);
  411. writel(CLK_GATE_IP_IMAGE_VAL, (unsigned int)&clk->gate_ip_image);
  412. writel(CLK_GATE_IP_LCD0_VAL, (unsigned int)&clk->gate_ip_lcd0);
  413. writel(CLK_GATE_IP_LCD1_VAL, (unsigned int)&clk->gate_ip_lcd1);
  414. writel(CLK_GATE_IP_FSYS_VAL, (unsigned int)&clk->gate_ip_fsys);
  415. writel(CLK_GATE_IP_GPS_VAL, (unsigned int)&clk->gate_ip_gps);
  416. writel(CLK_GATE_IP_PERIL_VAL, (unsigned int)&clk->gate_ip_peril);
  417. writel(CLK_GATE_IP_PERIR_VAL, (unsigned int)&clk->gate_ip_perir);
  418. writel(CLK_GATE_BLOCK_VAL, (unsigned int)&clk->gate_block);
  419. }
  420. static void board_power_init(void)
  421. {
  422. struct exynos4_power *pwr =
  423. (struct exynos4_power *)samsung_get_base_power();
  424. /* PS HOLD */
  425. writel(EXYNOS4_PS_HOLD_CON_VAL, (unsigned int)&pwr->ps_hold_control);
  426. /* Set power down */
  427. writel(0, (unsigned int)&pwr->cam_configuration);
  428. writel(0, (unsigned int)&pwr->tv_configuration);
  429. writel(0, (unsigned int)&pwr->mfc_configuration);
  430. writel(0, (unsigned int)&pwr->g3d_configuration);
  431. writel(0, (unsigned int)&pwr->lcd1_configuration);
  432. writel(0, (unsigned int)&pwr->gps_configuration);
  433. writel(0, (unsigned int)&pwr->gps_alive_configuration);
  434. }
  435. static void board_uart_init(void)
  436. {
  437. struct exynos4_gpio_part1 *gpio1 =
  438. (struct exynos4_gpio_part1 *)samsung_get_base_gpio_part1();
  439. struct exynos4_gpio_part2 *gpio2 =
  440. (struct exynos4_gpio_part2 *)samsung_get_base_gpio_part2();
  441. int i;
  442. /*
  443. * UART2 GPIOs
  444. * GPA1CON[0] = UART_2_RXD(2)
  445. * GPA1CON[1] = UART_2_TXD(2)
  446. * GPA1CON[2] = I2C_3_SDA (3)
  447. * GPA1CON[3] = I2C_3_SCL (3)
  448. */
  449. for (i = 0; i < 4; i++) {
  450. s5p_gpio_set_pull(&gpio1->a1, i, GPIO_PULL_NONE);
  451. s5p_gpio_cfg_pin(&gpio1->a1, i, GPIO_FUNC((i > 1) ? 0x3 : 0x2));
  452. }
  453. /* UART_SEL GPY4[7] (part2) at EXYNOS4 */
  454. s5p_gpio_set_pull(&gpio2->y4, 7, GPIO_PULL_UP);
  455. s5p_gpio_direction_output(&gpio2->y4, 7, 1);
  456. }
  457. int board_early_init_f(void)
  458. {
  459. wdt_stop();
  460. pmic_reset();
  461. board_clock_init();
  462. board_uart_init();
  463. board_power_init();
  464. return 0;
  465. }
  466. static void lcd_reset(void)
  467. {
  468. struct exynos4_gpio_part2 *gpio2 =
  469. (struct exynos4_gpio_part2 *)samsung_get_base_gpio_part2();
  470. s5p_gpio_direction_output(&gpio2->y4, 5, 1);
  471. udelay(10000);
  472. s5p_gpio_direction_output(&gpio2->y4, 5, 0);
  473. udelay(10000);
  474. s5p_gpio_direction_output(&gpio2->y4, 5, 1);
  475. }
  476. static int lcd_power(void)
  477. {
  478. int ret = 0;
  479. struct pmic *p = pmic_get("MAX8997_PMIC");
  480. if (!p)
  481. return -ENODEV;
  482. if (pmic_probe(p))
  483. return 0;
  484. /* LDO15 voltage: 2.2v */
  485. ret |= pmic_reg_write(p, MAX8997_REG_LDO15CTRL, 0x1c | EN_LDO);
  486. /* LDO13 voltage: 3.0v */
  487. ret |= pmic_reg_write(p, MAX8997_REG_LDO13CTRL, 0x2c | EN_LDO);
  488. if (ret) {
  489. puts("MAX8997 LDO setting error!\n");
  490. return -1;
  491. }
  492. return 0;
  493. }
  494. static struct mipi_dsim_config dsim_config = {
  495. .e_interface = DSIM_VIDEO,
  496. .e_virtual_ch = DSIM_VIRTUAL_CH_0,
  497. .e_pixel_format = DSIM_24BPP_888,
  498. .e_burst_mode = DSIM_BURST_SYNC_EVENT,
  499. .e_no_data_lane = DSIM_DATA_LANE_4,
  500. .e_byte_clk = DSIM_PLL_OUT_DIV8,
  501. .hfp = 1,
  502. .p = 3,
  503. .m = 120,
  504. .s = 1,
  505. /* D-PHY PLL stable time spec :min = 200usec ~ max 400usec */
  506. .pll_stable_time = 500,
  507. /* escape clk : 10MHz */
  508. .esc_clk = 20 * 1000000,
  509. /* stop state holding counter after bta change count 0 ~ 0xfff */
  510. .stop_holding_cnt = 0x7ff,
  511. /* bta timeout 0 ~ 0xff */
  512. .bta_timeout = 0xff,
  513. /* lp rx timeout 0 ~ 0xffff */
  514. .rx_timeout = 0xffff,
  515. };
  516. static struct exynos_platform_mipi_dsim s6e8ax0_platform_data = {
  517. .lcd_panel_info = NULL,
  518. .dsim_config = &dsim_config,
  519. };
  520. static struct mipi_dsim_lcd_device mipi_lcd_device = {
  521. .name = "s6e8ax0",
  522. .id = -1,
  523. .bus_id = 0,
  524. .platform_data = (void *)&s6e8ax0_platform_data,
  525. };
  526. static int mipi_power(void)
  527. {
  528. int ret = 0;
  529. struct pmic *p = pmic_get("MAX8997_PMIC");
  530. if (!p)
  531. return -ENODEV;
  532. if (pmic_probe(p))
  533. return 0;
  534. /* LDO3 voltage: 1.1v */
  535. ret |= pmic_reg_write(p, MAX8997_REG_LDO3CTRL, 0x6 | EN_LDO);
  536. /* LDO4 voltage: 1.8v */
  537. ret |= pmic_reg_write(p, MAX8997_REG_LDO4CTRL, 0x14 | EN_LDO);
  538. if (ret) {
  539. puts("MAX8997 LDO setting error!\n");
  540. return -1;
  541. }
  542. return 0;
  543. }
  544. vidinfo_t panel_info = {
  545. .vl_freq = 60,
  546. .vl_col = 720,
  547. .vl_row = 1280,
  548. .vl_width = 720,
  549. .vl_height = 1280,
  550. .vl_clkp = CONFIG_SYS_HIGH,
  551. .vl_hsp = CONFIG_SYS_LOW,
  552. .vl_vsp = CONFIG_SYS_LOW,
  553. .vl_dp = CONFIG_SYS_LOW,
  554. .vl_bpix = 5, /* Bits per pixel, 2^5 = 32 */
  555. /* s6e8ax0 Panel infomation */
  556. .vl_hspw = 5,
  557. .vl_hbpd = 10,
  558. .vl_hfpd = 10,
  559. .vl_vspw = 2,
  560. .vl_vbpd = 1,
  561. .vl_vfpd = 13,
  562. .vl_cmd_allow_len = 0xf,
  563. .win_id = 3,
  564. .cfg_gpio = NULL,
  565. .backlight_on = NULL,
  566. .lcd_power_on = NULL, /* lcd_power_on in mipi dsi driver */
  567. .reset_lcd = lcd_reset,
  568. .dual_lcd_enabled = 0,
  569. .init_delay = 0,
  570. .power_on_delay = 0,
  571. .reset_delay = 0,
  572. .interface_mode = FIMD_RGB_INTERFACE,
  573. .mipi_enabled = 1,
  574. };
  575. void init_panel_info(vidinfo_t *vid)
  576. {
  577. vid->logo_on = 1,
  578. vid->resolution = HD_RESOLUTION,
  579. vid->rgb_mode = MODE_RGB_P,
  580. #ifdef CONFIG_TIZEN
  581. get_tizen_logo_info(vid);
  582. #endif
  583. if (hwrevision(2))
  584. mipi_lcd_device.reverse_panel = 1;
  585. strcpy(s6e8ax0_platform_data.lcd_panel_name, mipi_lcd_device.name);
  586. s6e8ax0_platform_data.lcd_power = lcd_power;
  587. s6e8ax0_platform_data.mipi_power = mipi_power;
  588. s6e8ax0_platform_data.phy_enable = set_mipi_phy_ctrl;
  589. s6e8ax0_platform_data.lcd_panel_info = (void *)vid;
  590. exynos_mipi_dsi_register_lcd_device(&mipi_lcd_device);
  591. s6e8ax0_init();
  592. exynos_set_dsim_platform_data(&s6e8ax0_platform_data);
  593. setenv("lcdinfo", "lcd=s6e8ax0");
  594. }