mpc8572ds.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617
  1. /*
  2. * Copyright 2007-2008 Freescale Semiconductor, Inc.
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. #include <common.h>
  23. #include <command.h>
  24. #include <pci.h>
  25. #include <asm/processor.h>
  26. #include <asm/mmu.h>
  27. #include <asm/cache.h>
  28. #include <asm/immap_85xx.h>
  29. #include <asm/fsl_pci.h>
  30. #include <asm/fsl_ddr_sdram.h>
  31. #include <asm/io.h>
  32. #include <miiphy.h>
  33. #include <libfdt.h>
  34. #include <fdt_support.h>
  35. #include <tsec.h>
  36. #include "../common/pixis.h"
  37. #include "../common/sgmii_riser.h"
  38. long int fixed_sdram(void);
  39. int checkboard (void)
  40. {
  41. u8 vboot;
  42. u8 *pixis_base = (u8 *)PIXIS_BASE;
  43. puts ("Board: MPC8572DS ");
  44. #ifdef CONFIG_PHYS_64BIT
  45. puts ("(36-bit addrmap) ");
  46. #endif
  47. printf ("Sys ID: 0x%02x, "
  48. "Sys Ver: 0x%02x, FPGA Ver: 0x%02x, ",
  49. in_8(pixis_base + PIXIS_ID), in_8(pixis_base + PIXIS_VER),
  50. in_8(pixis_base + PIXIS_PVER));
  51. vboot = in_8(pixis_base + PIXIS_VBOOT);
  52. switch ((vboot & PIXIS_VBOOT_LBMAP) >> 6) {
  53. case PIXIS_VBOOT_LBMAP_NOR0:
  54. puts ("vBank: 0\n");
  55. break;
  56. case PIXIS_VBOOT_LBMAP_PJET:
  57. puts ("Promjet\n");
  58. break;
  59. case PIXIS_VBOOT_LBMAP_NAND:
  60. puts ("NAND\n");
  61. break;
  62. case PIXIS_VBOOT_LBMAP_NOR1:
  63. puts ("vBank: 1\n");
  64. break;
  65. }
  66. return 0;
  67. }
  68. phys_size_t initdram(int board_type)
  69. {
  70. phys_size_t dram_size = 0;
  71. puts("Initializing....");
  72. #ifdef CONFIG_SPD_EEPROM
  73. dram_size = fsl_ddr_sdram();
  74. #else
  75. dram_size = fixed_sdram();
  76. #endif
  77. dram_size = setup_ddr_tlbs(dram_size / 0x100000);
  78. dram_size *= 0x100000;
  79. puts(" DDR: ");
  80. return dram_size;
  81. }
  82. #if !defined(CONFIG_SPD_EEPROM)
  83. /*
  84. * Fixed sdram init -- doesn't use serial presence detect.
  85. */
  86. phys_size_t fixed_sdram (void)
  87. {
  88. volatile immap_t *immap = (immap_t *)CONFIG_SYS_IMMR;
  89. volatile ccsr_ddr_t *ddr= &immap->im_ddr;
  90. uint d_init;
  91. ddr->cs0_bnds = CONFIG_SYS_DDR_CS0_BNDS;
  92. ddr->cs0_config = CONFIG_SYS_DDR_CS0_CONFIG;
  93. ddr->timing_cfg_3 = CONFIG_SYS_DDR_TIMING_3;
  94. ddr->timing_cfg_0 = CONFIG_SYS_DDR_TIMING_0;
  95. ddr->timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1;
  96. ddr->timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2;
  97. ddr->sdram_mode = CONFIG_SYS_DDR_MODE_1;
  98. ddr->sdram_mode_2 = CONFIG_SYS_DDR_MODE_2;
  99. ddr->sdram_interval = CONFIG_SYS_DDR_INTERVAL;
  100. ddr->sdram_data_init = CONFIG_SYS_DDR_DATA_INIT;
  101. ddr->sdram_clk_cntl = CONFIG_SYS_DDR_CLK_CTRL;
  102. ddr->sdram_cfg_2 = CONFIG_SYS_DDR_CONTROL2;
  103. #if defined (CONFIG_DDR_ECC)
  104. ddr->err_int_en = CONFIG_SYS_DDR_ERR_INT_EN;
  105. ddr->err_disable = CONFIG_SYS_DDR_ERR_DIS;
  106. ddr->err_sbe = CONFIG_SYS_DDR_SBE;
  107. #endif
  108. asm("sync;isync");
  109. udelay(500);
  110. ddr->sdram_cfg = CONFIG_SYS_DDR_CONTROL;
  111. #if defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
  112. d_init = 1;
  113. debug("DDR - 1st controller: memory initializing\n");
  114. /*
  115. * Poll until memory is initialized.
  116. * 512 Meg at 400 might hit this 200 times or so.
  117. */
  118. while ((ddr->sdram_cfg_2 & (d_init << 4)) != 0) {
  119. udelay(1000);
  120. }
  121. debug("DDR: memory initialized\n\n");
  122. asm("sync; isync");
  123. udelay(500);
  124. #endif
  125. return 512 * 1024 * 1024;
  126. }
  127. #endif
  128. #ifdef CONFIG_PCIE1
  129. static struct pci_controller pcie1_hose;
  130. #endif
  131. #ifdef CONFIG_PCIE2
  132. static struct pci_controller pcie2_hose;
  133. #endif
  134. #ifdef CONFIG_PCIE3
  135. static struct pci_controller pcie3_hose;
  136. #endif
  137. int first_free_busno=0;
  138. #ifdef CONFIG_PCI
  139. void pci_init_board(void)
  140. {
  141. volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  142. uint devdisr = gur->devdisr;
  143. uint io_sel = (gur->pordevsr & MPC85xx_PORDEVSR_IO_SEL) >> 19;
  144. uint host_agent = (gur->porbmsr & MPC85xx_PORBMSR_HA) >> 16;
  145. debug (" pci_init_board: devdisr=%x, io_sel=%x, host_agent=%x\n",
  146. devdisr, io_sel, host_agent);
  147. if (!(gur->pordevsr & MPC85xx_PORDEVSR_SGMII1_DIS))
  148. printf (" eTSEC1 is in sgmii mode.\n");
  149. if (!(gur->pordevsr & MPC85xx_PORDEVSR_SGMII2_DIS))
  150. printf (" eTSEC2 is in sgmii mode.\n");
  151. if (!(gur->pordevsr & MPC85xx_PORDEVSR_SGMII3_DIS))
  152. printf (" eTSEC3 is in sgmii mode.\n");
  153. if (!(gur->pordevsr & MPC85xx_PORDEVSR_SGMII4_DIS))
  154. printf (" eTSEC4 is in sgmii mode.\n");
  155. #ifdef CONFIG_PCIE3
  156. {
  157. volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) CONFIG_SYS_PCIE3_ADDR;
  158. struct pci_controller *hose = &pcie3_hose;
  159. int pcie_ep = (host_agent == 0) || (host_agent == 3) ||
  160. (host_agent == 5) || (host_agent == 6);
  161. int pcie_configured = (io_sel == 0x7);
  162. struct pci_region *r = hose->regions;
  163. u32 temp32;
  164. if (pcie_configured && !(devdisr & MPC85xx_DEVDISR_PCIE3)){
  165. printf ("\n PCIE3 connected to ULI as %s (base address %x)",
  166. pcie_ep ? "End Point" : "Root Complex",
  167. (uint)pci);
  168. if (pci->pme_msg_det) {
  169. pci->pme_msg_det = 0xffffffff;
  170. debug (" with errors. Clearing. Now 0x%08x",pci->pme_msg_det);
  171. }
  172. printf ("\n");
  173. /* inbound */
  174. r += fsl_pci_setup_inbound_windows(r);
  175. /* outbound memory */
  176. pci_set_region(r++,
  177. CONFIG_SYS_PCIE3_MEM_BUS,
  178. CONFIG_SYS_PCIE3_MEM_PHYS,
  179. CONFIG_SYS_PCIE3_MEM_SIZE,
  180. PCI_REGION_MEM);
  181. /* outbound io */
  182. pci_set_region(r++,
  183. CONFIG_SYS_PCIE3_IO_BUS,
  184. CONFIG_SYS_PCIE3_IO_PHYS,
  185. CONFIG_SYS_PCIE3_IO_SIZE,
  186. PCI_REGION_IO);
  187. hose->region_count = r - hose->regions;
  188. hose->first_busno=first_free_busno;
  189. pci_setup_indirect(hose, (int) &pci->cfg_addr, (int) &pci->cfg_data);
  190. fsl_pci_init(hose);
  191. first_free_busno=hose->last_busno+1;
  192. printf (" PCIE3 on bus %02x - %02x\n",
  193. hose->first_busno,hose->last_busno);
  194. /*
  195. * Activate ULI1575 legacy chip by performing a fake
  196. * memory access. Needed to make ULI RTC work.
  197. * Device 1d has the first on-board memory BAR.
  198. */
  199. pci_hose_read_config_dword(hose, PCI_BDF(2, 0x1d, 0 ),
  200. PCI_BASE_ADDRESS_1, &temp32);
  201. if (temp32 >= CONFIG_SYS_PCIE3_MEM_BUS) {
  202. void *p = pci_mem_to_virt(PCI_BDF(2, 0x1d, 0),
  203. temp32, 4, 0);
  204. debug(" uli1572 read to %p\n", p);
  205. in_be32(p);
  206. }
  207. } else {
  208. printf (" PCIE3: disabled\n");
  209. }
  210. }
  211. #else
  212. gur->devdisr |= MPC85xx_DEVDISR_PCIE3; /* disable */
  213. #endif
  214. #ifdef CONFIG_PCIE2
  215. {
  216. volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) CONFIG_SYS_PCIE2_ADDR;
  217. struct pci_controller *hose = &pcie2_hose;
  218. int pcie_ep = (host_agent == 2) || (host_agent == 4) ||
  219. (host_agent == 6) || (host_agent == 0);
  220. int pcie_configured = (io_sel == 0x3) || (io_sel == 0x7);
  221. struct pci_region *r = hose->regions;
  222. if (pcie_configured && !(devdisr & MPC85xx_DEVDISR_PCIE2)){
  223. printf ("\n PCIE2 connected to Slot 1 as %s (base address %x)",
  224. pcie_ep ? "End Point" : "Root Complex",
  225. (uint)pci);
  226. if (pci->pme_msg_det) {
  227. pci->pme_msg_det = 0xffffffff;
  228. debug (" with errors. Clearing. Now 0x%08x",pci->pme_msg_det);
  229. }
  230. printf ("\n");
  231. /* inbound */
  232. r += fsl_pci_setup_inbound_windows(r);
  233. /* outbound memory */
  234. pci_set_region(r++,
  235. CONFIG_SYS_PCIE2_MEM_BUS,
  236. CONFIG_SYS_PCIE2_MEM_PHYS,
  237. CONFIG_SYS_PCIE2_MEM_SIZE,
  238. PCI_REGION_MEM);
  239. /* outbound io */
  240. pci_set_region(r++,
  241. CONFIG_SYS_PCIE2_IO_BUS,
  242. CONFIG_SYS_PCIE2_IO_PHYS,
  243. CONFIG_SYS_PCIE2_IO_SIZE,
  244. PCI_REGION_IO);
  245. hose->region_count = r - hose->regions;
  246. hose->first_busno=first_free_busno;
  247. pci_setup_indirect(hose, (int) &pci->cfg_addr, (int) &pci->cfg_data);
  248. fsl_pci_init(hose);
  249. first_free_busno=hose->last_busno+1;
  250. printf (" PCIE2 on bus %02x - %02x\n",
  251. hose->first_busno,hose->last_busno);
  252. } else {
  253. printf (" PCIE2: disabled\n");
  254. }
  255. }
  256. #else
  257. gur->devdisr |= MPC85xx_DEVDISR_PCIE2; /* disable */
  258. #endif
  259. #ifdef CONFIG_PCIE1
  260. {
  261. volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) CONFIG_SYS_PCIE1_ADDR;
  262. struct pci_controller *hose = &pcie1_hose;
  263. int pcie_ep = (host_agent <= 1) || (host_agent == 4) ||
  264. (host_agent == 5);
  265. int pcie_configured = (io_sel == 0x2) || (io_sel == 0x3) ||
  266. (io_sel == 0x7) || (io_sel == 0xb) ||
  267. (io_sel == 0xc) || (io_sel == 0xf);
  268. struct pci_region *r = hose->regions;
  269. if (pcie_configured && !(devdisr & MPC85xx_DEVDISR_PCIE)){
  270. printf ("\n PCIE1 connected to Slot 2 as %s (base address %x)",
  271. pcie_ep ? "End Point" : "Root Complex",
  272. (uint)pci);
  273. if (pci->pme_msg_det) {
  274. pci->pme_msg_det = 0xffffffff;
  275. debug (" with errors. Clearing. Now 0x%08x",pci->pme_msg_det);
  276. }
  277. printf ("\n");
  278. /* inbound */
  279. r += fsl_pci_setup_inbound_windows(r);
  280. /* outbound memory */
  281. pci_set_region(r++,
  282. CONFIG_SYS_PCIE1_MEM_BUS,
  283. CONFIG_SYS_PCIE1_MEM_PHYS,
  284. CONFIG_SYS_PCIE1_MEM_SIZE,
  285. PCI_REGION_MEM);
  286. /* outbound io */
  287. pci_set_region(r++,
  288. CONFIG_SYS_PCIE1_IO_BUS,
  289. CONFIG_SYS_PCIE1_IO_PHYS,
  290. CONFIG_SYS_PCIE1_IO_SIZE,
  291. PCI_REGION_IO);
  292. hose->region_count = r - hose->regions;
  293. hose->first_busno=first_free_busno;
  294. pci_setup_indirect(hose, (int) &pci->cfg_addr, (int) &pci->cfg_data);
  295. fsl_pci_init(hose);
  296. first_free_busno=hose->last_busno+1;
  297. printf(" PCIE1 on bus %02x - %02x\n",
  298. hose->first_busno,hose->last_busno);
  299. } else {
  300. printf (" PCIE1: disabled\n");
  301. }
  302. }
  303. #else
  304. gur->devdisr |= MPC85xx_DEVDISR_PCIE; /* disable */
  305. #endif
  306. }
  307. #endif
  308. int board_early_init_r(void)
  309. {
  310. const unsigned int flashbase = CONFIG_SYS_FLASH_BASE;
  311. const u8 flash_esel = 2;
  312. /*
  313. * Remap Boot flash + PROMJET region to caching-inhibited
  314. * so that flash can be erased properly.
  315. */
  316. /* Flush d-cache and invalidate i-cache of any FLASH data */
  317. flush_dcache();
  318. invalidate_icache();
  319. /* invalidate existing TLB entry for flash + promjet */
  320. disable_tlb(flash_esel);
  321. set_tlb(1, flashbase, CONFIG_SYS_FLASH_BASE_PHYS, /* tlb, epn, rpn */
  322. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, /* perms, wimge */
  323. 0, flash_esel, BOOKE_PAGESZ_256M, 1); /* ts, esel, tsize, iprot */
  324. return 0;
  325. }
  326. #ifdef CONFIG_GET_CLK_FROM_ICS307
  327. /* decode S[0-2] to Output Divider (OD) */
  328. static unsigned char ics307_S_to_OD[] = {
  329. 10, 2, 8, 4, 5, 7, 3, 6
  330. };
  331. /* Calculate frequency being generated by ICS307-02 clock chip based upon
  332. * the control bytes being programmed into it. */
  333. /* XXX: This function should probably go into a common library */
  334. static unsigned long
  335. ics307_clk_freq (unsigned char cw0, unsigned char cw1, unsigned char cw2)
  336. {
  337. const unsigned long InputFrequency = CONFIG_ICS307_REFCLK_HZ;
  338. unsigned long VDW = ((cw1 << 1) & 0x1FE) + ((cw2 >> 7) & 1);
  339. unsigned long RDW = cw2 & 0x7F;
  340. unsigned long OD = ics307_S_to_OD[cw0 & 0x7];
  341. unsigned long freq;
  342. /* CLK1Frequency = InputFrequency * 2 * (VDW + 8) / ((RDW + 2) * OD) */
  343. /* cw0: C1 C0 TTL F1 F0 S2 S1 S0
  344. * cw1: V8 V7 V6 V5 V4 V3 V2 V1
  345. * cw2: V0 R6 R5 R4 R3 R2 R1 R0
  346. *
  347. * R6:R0 = Reference Divider Word (RDW)
  348. * V8:V0 = VCO Divider Word (VDW)
  349. * S2:S0 = Output Divider Select (OD)
  350. * F1:F0 = Function of CLK2 Output
  351. * TTL = duty cycle
  352. * C1:C0 = internal load capacitance for cyrstal
  353. */
  354. /* Adding 1 to get a "nicely" rounded number, but this needs
  355. * more tweaking to get a "properly" rounded number. */
  356. freq = 1 + (InputFrequency * 2 * (VDW + 8) / ((RDW + 2) * OD));
  357. debug("ICS307: CW[0-2]: %02X %02X %02X => %u Hz\n", cw0, cw1, cw2,
  358. freq);
  359. return freq;
  360. }
  361. unsigned long get_board_sys_clk(ulong dummy)
  362. {
  363. u8 *pixis_base = (u8 *)PIXIS_BASE;
  364. return ics307_clk_freq (
  365. in_8(pixis_base + PIXIS_VSYSCLK0),
  366. in_8(pixis_base + PIXIS_VSYSCLK1),
  367. in_8(pixis_base + PIXIS_VSYSCLK2)
  368. );
  369. }
  370. unsigned long get_board_ddr_clk(ulong dummy)
  371. {
  372. u8 *pixis_base = (u8 *)PIXIS_BASE;
  373. return ics307_clk_freq (
  374. in_8(pixis_base + PIXIS_VDDRCLK0),
  375. in_8(pixis_base + PIXIS_VDDRCLK1),
  376. in_8(pixis_base + PIXIS_VDDRCLK2)
  377. );
  378. }
  379. #else
  380. unsigned long get_board_sys_clk(ulong dummy)
  381. {
  382. u8 i;
  383. ulong val = 0;
  384. u8 *pixis_base = (u8 *)PIXIS_BASE;
  385. i = in_8(pixis_base + PIXIS_SPD);
  386. i &= 0x07;
  387. switch (i) {
  388. case 0:
  389. val = 33333333;
  390. break;
  391. case 1:
  392. val = 40000000;
  393. break;
  394. case 2:
  395. val = 50000000;
  396. break;
  397. case 3:
  398. val = 66666666;
  399. break;
  400. case 4:
  401. val = 83333333;
  402. break;
  403. case 5:
  404. val = 100000000;
  405. break;
  406. case 6:
  407. val = 133333333;
  408. break;
  409. case 7:
  410. val = 166666666;
  411. break;
  412. }
  413. return val;
  414. }
  415. unsigned long get_board_ddr_clk(ulong dummy)
  416. {
  417. u8 i;
  418. ulong val = 0;
  419. u8 *pixis_base = (u8 *)PIXIS_BASE;
  420. i = in_8(pixis_base + PIXIS_SPD);
  421. i &= 0x38;
  422. i >>= 3;
  423. switch (i) {
  424. case 0:
  425. val = 33333333;
  426. break;
  427. case 1:
  428. val = 40000000;
  429. break;
  430. case 2:
  431. val = 50000000;
  432. break;
  433. case 3:
  434. val = 66666666;
  435. break;
  436. case 4:
  437. val = 83333333;
  438. break;
  439. case 5:
  440. val = 100000000;
  441. break;
  442. case 6:
  443. val = 133333333;
  444. break;
  445. case 7:
  446. val = 166666666;
  447. break;
  448. }
  449. return val;
  450. }
  451. #endif
  452. #ifdef CONFIG_TSEC_ENET
  453. int board_eth_init(bd_t *bis)
  454. {
  455. struct tsec_info_struct tsec_info[4];
  456. volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  457. int num = 0;
  458. #ifdef CONFIG_TSEC1
  459. SET_STD_TSEC_INFO(tsec_info[num], 1);
  460. if (!(gur->pordevsr & MPC85xx_PORDEVSR_SGMII1_DIS))
  461. tsec_info[num].flags |= TSEC_SGMII;
  462. num++;
  463. #endif
  464. #ifdef CONFIG_TSEC2
  465. SET_STD_TSEC_INFO(tsec_info[num], 2);
  466. if (!(gur->pordevsr & MPC85xx_PORDEVSR_SGMII2_DIS))
  467. tsec_info[num].flags |= TSEC_SGMII;
  468. num++;
  469. #endif
  470. #ifdef CONFIG_TSEC3
  471. SET_STD_TSEC_INFO(tsec_info[num], 3);
  472. if (!(gur->pordevsr & MPC85xx_PORDEVSR_SGMII3_DIS))
  473. tsec_info[num].flags |= TSEC_SGMII;
  474. num++;
  475. #endif
  476. #ifdef CONFIG_TSEC4
  477. SET_STD_TSEC_INFO(tsec_info[num], 4);
  478. if (!(gur->pordevsr & MPC85xx_PORDEVSR_SGMII4_DIS))
  479. tsec_info[num].flags |= TSEC_SGMII;
  480. num++;
  481. #endif
  482. if (!num) {
  483. printf("No TSECs initialized\n");
  484. return 0;
  485. }
  486. #ifdef CONFIG_FSL_SGMII_RISER
  487. fsl_sgmii_riser_init(tsec_info, num);
  488. #endif
  489. tsec_eth_init(bis, tsec_info, num);
  490. return 0;
  491. }
  492. #endif
  493. #if defined(CONFIG_OF_BOARD_SETUP)
  494. void ft_board_setup(void *blob, bd_t *bd)
  495. {
  496. phys_addr_t base;
  497. phys_size_t size;
  498. ft_cpu_setup(blob, bd);
  499. base = getenv_bootm_low();
  500. size = getenv_bootm_size();
  501. fdt_fixup_memory(blob, (u64)base, (u64)size);
  502. #ifdef CONFIG_PCIE3
  503. ft_fsl_pci_setup(blob, "pci0", &pcie3_hose);
  504. #endif
  505. #ifdef CONFIG_PCIE2
  506. ft_fsl_pci_setup(blob, "pci1", &pcie2_hose);
  507. #endif
  508. #ifdef CONFIG_PCIE1
  509. ft_fsl_pci_setup(blob, "pci2", &pcie1_hose);
  510. #endif
  511. #ifdef CONFIG_FSL_SGMII_RISER
  512. fsl_sgmii_riser_fdt_fixup(blob);
  513. #endif
  514. }
  515. #endif
  516. #ifdef CONFIG_MP
  517. extern void cpu_mp_lmb_reserve(struct lmb *lmb);
  518. void board_lmb_reserve(struct lmb *lmb)
  519. {
  520. cpu_mp_lmb_reserve(lmb);
  521. }
  522. #endif