ddr.c 7.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288
  1. /*
  2. * Copyright 2009-2011 Freescale Semiconductor, Inc.
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License
  6. * Version 2 as published by the Free Software Foundation.
  7. */
  8. #include <common.h>
  9. #include <i2c.h>
  10. #include <hwconfig.h>
  11. #include <asm/mmu.h>
  12. #include <asm/fsl_ddr_sdram.h>
  13. #include <asm/fsl_ddr_dimm_params.h>
  14. #include <asm/fsl_law.h>
  15. DECLARE_GLOBAL_DATA_PTR;
  16. extern void fsl_ddr_set_memctl_regs(const fsl_ddr_cfg_regs_t *regs,
  17. unsigned int ctrl_num);
  18. /*
  19. * Fixed sdram init -- doesn't use serial presence detect.
  20. */
  21. extern fixed_ddr_parm_t fixed_ddr_parm_0[];
  22. #if (CONFIG_NUM_DDR_CONTROLLERS == 2)
  23. extern fixed_ddr_parm_t fixed_ddr_parm_1[];
  24. #endif
  25. phys_size_t fixed_sdram(void)
  26. {
  27. int i;
  28. sys_info_t sysinfo;
  29. char buf[32];
  30. fsl_ddr_cfg_regs_t ddr_cfg_regs;
  31. phys_size_t ddr_size;
  32. unsigned int lawbar1_target_id;
  33. get_sys_info(&sysinfo);
  34. printf("Configuring DDR for %s MT/s data rate\n",
  35. strmhz(buf, sysinfo.freqDDRBus));
  36. for (i = 0; fixed_ddr_parm_0[i].max_freq > 0; i++) {
  37. if ((sysinfo.freqDDRBus > fixed_ddr_parm_0[i].min_freq) &&
  38. (sysinfo.freqDDRBus <= fixed_ddr_parm_0[i].max_freq)) {
  39. memcpy(&ddr_cfg_regs,
  40. fixed_ddr_parm_0[i].ddr_settings,
  41. sizeof(ddr_cfg_regs));
  42. break;
  43. }
  44. }
  45. if (fixed_ddr_parm_0[i].max_freq == 0)
  46. panic("Unsupported DDR data rate %s MT/s data rate\n",
  47. strmhz(buf, sysinfo.freqDDRBus));
  48. ddr_size = (phys_size_t) CONFIG_SYS_SDRAM_SIZE * 1024 * 1024;
  49. ddr_cfg_regs.ddr_cdr1 = DDR_CDR1_DHC_EN;
  50. fsl_ddr_set_memctl_regs(&ddr_cfg_regs, 0);
  51. #if (CONFIG_NUM_DDR_CONTROLLERS == 2)
  52. memcpy(&ddr_cfg_regs,
  53. fixed_ddr_parm_1[i].ddr_settings,
  54. sizeof(ddr_cfg_regs));
  55. ddr_cfg_regs.ddr_cdr1 = DDR_CDR1_DHC_EN;
  56. fsl_ddr_set_memctl_regs(&ddr_cfg_regs, 1);
  57. #endif
  58. /*
  59. * setup laws for DDR. If not interleaving, presuming half memory on
  60. * DDR1 and the other half on DDR2
  61. */
  62. if (fixed_ddr_parm_0[i].ddr_settings->cs[0].config & 0x20000000) {
  63. if (set_ddr_laws(CONFIG_SYS_DDR_SDRAM_BASE,
  64. ddr_size,
  65. LAW_TRGT_IF_DDR_INTRLV) < 0) {
  66. printf("ERROR setting Local Access Windows for DDR\n");
  67. return 0;
  68. }
  69. } else {
  70. #if (CONFIG_NUM_DDR_CONTROLLERS == 2)
  71. /* We require both controllers have identical DIMMs */
  72. lawbar1_target_id = LAW_TRGT_IF_DDR_1;
  73. if (set_ddr_laws(CONFIG_SYS_DDR_SDRAM_BASE,
  74. ddr_size / 2,
  75. lawbar1_target_id) < 0) {
  76. printf("ERROR setting Local Access Windows for DDR\n");
  77. return 0;
  78. }
  79. lawbar1_target_id = LAW_TRGT_IF_DDR_2;
  80. if (set_ddr_laws(CONFIG_SYS_DDR_SDRAM_BASE + ddr_size / 2,
  81. ddr_size / 2,
  82. lawbar1_target_id) < 0) {
  83. printf("ERROR setting Local Access Windows for DDR\n");
  84. return 0;
  85. }
  86. #else
  87. lawbar1_target_id = LAW_TRGT_IF_DDR_1;
  88. if (set_ddr_laws(CONFIG_SYS_DDR_SDRAM_BASE,
  89. ddr_size,
  90. lawbar1_target_id) < 0) {
  91. printf("ERROR setting Local Access Windows for DDR\n");
  92. return 0;
  93. }
  94. #endif
  95. }
  96. return ddr_size;
  97. }
  98. static void get_spd(ddr3_spd_eeprom_t *spd, unsigned char i2c_address)
  99. {
  100. int ret;
  101. ret = i2c_read(i2c_address, 0, 1, (uchar *)spd, sizeof(ddr3_spd_eeprom_t));
  102. if (ret) {
  103. debug("DDR: failed to read SPD from address %u\n", i2c_address);
  104. memset(spd, 0, sizeof(ddr3_spd_eeprom_t));
  105. }
  106. }
  107. unsigned int fsl_ddr_get_mem_data_rate(void)
  108. {
  109. return get_ddr_freq(0);
  110. }
  111. void fsl_ddr_get_spd(ddr3_spd_eeprom_t *ctrl_dimms_spd,
  112. unsigned int ctrl_num)
  113. {
  114. unsigned int i;
  115. unsigned int i2c_address = 0;
  116. for (i = 0; i < CONFIG_DIMM_SLOTS_PER_CTLR; i++) {
  117. if (ctrl_num == 0 && i == 0)
  118. i2c_address = SPD_EEPROM_ADDRESS1;
  119. else if (ctrl_num == 1 && i == 0)
  120. i2c_address = SPD_EEPROM_ADDRESS2;
  121. get_spd(&(ctrl_dimms_spd[i]), i2c_address);
  122. }
  123. }
  124. typedef struct {
  125. u32 datarate_mhz_low;
  126. u32 datarate_mhz_high;
  127. u32 n_ranks;
  128. u32 clk_adjust;
  129. u32 wrlvl_start;
  130. u32 cpo;
  131. u32 write_data_delay;
  132. u32 force_2T;
  133. } board_specific_parameters_t;
  134. /* ranges for parameters:
  135. * wr_data_delay = 0-6
  136. * clk adjust = 0-8
  137. * cpo 2-0x1E (30)
  138. */
  139. /* XXX: these values need to be checked for all interleaving modes. */
  140. /* XXX: No reliable dual-rank 800 MHz setting has been found. It may
  141. * seem reliable, but errors will appear when memory intensive
  142. * program is run. */
  143. /* XXX: Single rank at 800 MHz is OK. */
  144. const board_specific_parameters_t board_specific_parameters[][30] = {
  145. {
  146. /*
  147. * memory controller 0
  148. * lo| hi| num| clk| wrlvl | cpo |wrdata|2T
  149. * mhz| mhz|ranks|adjst| start | delay|
  150. */
  151. { 0, 850, 4, 1, 5, 0xff, 2, 0},
  152. {851, 950, 4, 3, 5, 0xff, 2, 0},
  153. {951, 1050, 4, 5, 8, 0xff, 2, 0},
  154. {1051, 1250, 4, 5, 10, 0xff, 2, 0},
  155. {1251, 1350, 4, 5, 11, 0xff, 2, 0},
  156. { 0, 850, 2, 5, 6, 0xff, 2, 0},
  157. {851, 950, 2, 5, 7, 0xff, 2, 0},
  158. {951, 1050, 2, 5, 7, 0xff, 2, 0},
  159. {1051, 1250, 2, 4, 6, 0xff, 2, 0},
  160. {1251, 1350, 2, 5, 7, 0xff, 2, 0},
  161. },
  162. {
  163. /*
  164. * memory controller 1
  165. * lo| hi| num| clk| wrlvl | cpo |wrdata|2T
  166. * mhz| mhz|ranks|adjst| start | delay|
  167. */
  168. { 0, 850, 4, 1, 5, 0xff, 2, 0},
  169. {851, 950, 4, 3, 5, 0xff, 2, 0},
  170. {951, 1050, 4, 5, 8, 0xff, 2, 0},
  171. {1051, 1250, 4, 5, 10, 0xff, 2, 0},
  172. {1251, 1350, 4, 5, 11, 0xff, 2, 0},
  173. { 0, 850, 2, 5, 6, 0xff, 2, 0},
  174. {851, 950, 2, 5, 7, 0xff, 2, 0},
  175. {951, 1050, 2, 5, 7, 0xff, 2, 0},
  176. {1051, 1250, 2, 4, 6, 0xff, 2, 0},
  177. {1251, 1350, 2, 5, 7, 0xff, 2, 0},
  178. }
  179. };
  180. void fsl_ddr_board_options(memctl_options_t *popts,
  181. dimm_params_t *pdimm,
  182. unsigned int ctrl_num)
  183. {
  184. const board_specific_parameters_t *pbsp =
  185. &(board_specific_parameters[ctrl_num][0]);
  186. u32 num_params = sizeof(board_specific_parameters[ctrl_num]) /
  187. sizeof(board_specific_parameters[0][0]);
  188. u32 i;
  189. ulong ddr_freq;
  190. /* Get clk_adjust, cpo, write_data_delay,2T, according to the board ddr
  191. * freqency and n_banks specified in board_specific_parameters table.
  192. */
  193. ddr_freq = get_ddr_freq(0) / 1000000;
  194. for (i = 0; i < num_params; i++) {
  195. if (ddr_freq >= pbsp->datarate_mhz_low &&
  196. ddr_freq <= pbsp->datarate_mhz_high &&
  197. pdimm[0].n_ranks == pbsp->n_ranks) {
  198. popts->cpo_override = pbsp->cpo;
  199. popts->write_data_delay = pbsp->write_data_delay;
  200. popts->clk_adjust = pbsp->clk_adjust;
  201. popts->wrlvl_start = pbsp->wrlvl_start;
  202. popts->twoT_en = pbsp->force_2T;
  203. }
  204. pbsp++;
  205. }
  206. /*
  207. * Factors to consider for half-strength driver enable:
  208. * - number of DIMMs installed
  209. */
  210. popts->half_strength_driver_enable = 0;
  211. /*
  212. * Write leveling override
  213. */
  214. popts->wrlvl_override = 1;
  215. popts->wrlvl_sample = 0xf;
  216. /*
  217. * Rtt and Rtt_WR override
  218. */
  219. popts->rtt_override = 0;
  220. /* Enable ZQ calibration */
  221. popts->zq_en = 1;
  222. /* DHC_EN =1, ODT = 60 Ohm */
  223. popts->ddr_cdr1 = DDR_CDR1_DHC_EN;
  224. /* override SPD values. rcw_2 should vary at differnt speed */
  225. if (pdimm[0].n_ranks == 4) {
  226. popts->rcw_override = 1;
  227. popts->rcw_1 = 0x000a5a00;
  228. if (ddr_freq <= 800)
  229. popts->rcw_2 = 0x00000000;
  230. else if (ddr_freq <= 1066)
  231. popts->rcw_2 = 0x00100000;
  232. else if (ddr_freq <= 1333)
  233. popts->rcw_2 = 0x00200000;
  234. else
  235. popts->rcw_2 = 0x00300000;
  236. }
  237. }
  238. phys_size_t initdram(int board_type)
  239. {
  240. phys_size_t dram_size;
  241. puts("Initializing....");
  242. if (fsl_use_spd()) {
  243. puts("using SPD\n");
  244. dram_size = fsl_ddr_sdram();
  245. } else {
  246. puts("using fixed parameters\n");
  247. dram_size = fixed_sdram();
  248. }
  249. dram_size = setup_ddr_tlbs(dram_size / 0x100000);
  250. dram_size *= 0x100000;
  251. puts(" DDR: ");
  252. return dram_size;
  253. }