immap_86xx.h 67 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362
  1. /*
  2. * MPC86xx Internal Memory Map
  3. *
  4. * Copyright(c) 2004 Freescale Semiconductor
  5. * Jeff Brown (Jeffrey@freescale.com)
  6. * Srikanth Srinivasan (srikanth.srinivasan@freescale.com)
  7. *
  8. */
  9. #ifndef __IMMAP_86xx__
  10. #define __IMMAP_86xx__
  11. /* Local-Access Registers and MCM Registers(0x0000-0x2000) */
  12. typedef struct ccsr_local_mcm {
  13. uint ccsrbar; /* 0x0 - Control Configuration Status Registers Base Address Register */
  14. char res1[4];
  15. uint altcbar; /* 0x8 - Alternate Configuration Base Address Register */
  16. char res2[4];
  17. uint altcar; /* 0x10 - Alternate Configuration Attribute Register */
  18. char res3[12];
  19. uint bptr; /* 0x20 - Boot Page Translation Register */
  20. char res4[3044];
  21. uint lawbar0; /* 0xc08 - Local Access Window 0 Base Address Register */
  22. char res5[4];
  23. uint lawar0; /* 0xc10 - Local Access Window 0 Attributes Register */
  24. char res6[20];
  25. uint lawbar1; /* 0xc28 - Local Access Window 1 Base Address Register */
  26. char res7[4];
  27. uint lawar1; /* 0xc30 - Local Access Window 1 Attributes Register */
  28. char res8[20];
  29. uint lawbar2; /* 0xc48 - Local Access Window 2 Base Address Register */
  30. char res9[4];
  31. uint lawar2; /* 0xc50 - Local Access Window 2 Attributes Register */
  32. char res10[20];
  33. uint lawbar3; /* 0xc68 - Local Access Window 3 Base Address Register */
  34. char res11[4];
  35. uint lawar3; /* 0xc70 - Local Access Window 3 Attributes Register */
  36. char res12[20];
  37. uint lawbar4; /* 0xc88 - Local Access Window 4 Base Address Register */
  38. char res13[4];
  39. uint lawar4; /* 0xc90 - Local Access Window 4 Attributes Register */
  40. char res14[20];
  41. uint lawbar5; /* 0xca8 - Local Access Window 5 Base Address Register */
  42. char res15[4];
  43. uint lawar5; /* 0xcb0 - Local Access Window 5 Attributes Register */
  44. char res16[20];
  45. uint lawbar6; /* 0xcc8 - Local Access Window 6 Base Address Register */
  46. char res17[4];
  47. uint lawar6; /* 0xcd0 - Local Access Window 6 Attributes Register */
  48. char res18[20];
  49. uint lawbar7; /* 0xce8 - Local Access Window 7 Base Address Register */
  50. char res19[4];
  51. uint lawar7; /* 0xcf0 - Local Access Window 7 Attributes Register */
  52. char res20[20];
  53. uint lawbar8; /* 0xd08 - Local Access Window 8 Base Address Register */
  54. char res21[4];
  55. uint lawar8; /* 0xd10 - Local Access Window 8 Attributes Register */
  56. char res22[20];
  57. uint lawbar9; /* 0xd28 - Local Access Window 9 Base Address Register */
  58. char res23[4];
  59. uint lawar9; /* 0xd30 - Local Access Window 9 Attributes Register */
  60. char res24[716];
  61. uint abcr; /* 0x1000 - MCM CCB Address Configuration Register */
  62. char res25[4];
  63. uint dbcr; /* 0x1008 - MCM MPX data bus Configuration Register */
  64. char res26[4];
  65. uint pcr; /* 0x1010 - MCM CCB Port Configuration Register */
  66. char res27[44];
  67. uint hpmr0; /* 0x1040 - MCM HPM Threshold Count Register 0 */
  68. uint hpmr1; /* 0x1044 - MCM HPM Threshold Count Register 1 */
  69. uint hpmr2; /* 0x1048 - MCM HPM Threshold Count Register 2 */
  70. uint hpmr3; /* 0x104c - MCM HPM Threshold Count Register 3 */
  71. char res28[16];
  72. uint hpmr4; /* 0x1060 - MCM HPM Threshold Count Register 4 */
  73. uint hpmr5; /* 0x1064 - MCM HPM Threshold Count Register 5 */
  74. uint hpmccr; /* 0x1068 - MCM HPM Cycle Count Register */
  75. char res29[3476];
  76. uint edr; /* 0x1e00 - MCM Error Detect Register */
  77. char res30[4];
  78. uint eer; /* 0x1e08 - MCM Error Enable Register */
  79. uint eatr; /* 0x1e0c - MCM Error Attributes Capture Register */
  80. uint eladr; /* 0x1e10 - MCM Error Low Address Capture Register */
  81. uint ehadr; /* 0x1e14 - MCM Error High Address Capture Register */
  82. char res31[488];
  83. } ccsr_local_mcm_t;
  84. /* DDR memory controller registers(0x2000-0x3000) and (0x6000-0x7000) */
  85. typedef struct ccsr_ddr {
  86. uint cs0_bnds; /* 0x2000 - DDR Chip Select 0 Memory Bounds */
  87. char res1[4];
  88. uint cs1_bnds; /* 0x2008 - DDR Chip Select 1 Memory Bounds */
  89. char res2[4];
  90. uint cs2_bnds; /* 0x2010 - DDR Chip Select 2 Memory Bounds */
  91. char res3[4];
  92. uint cs3_bnds; /* 0x2018 - DDR Chip Select 3 Memory Bounds */
  93. char res4[4];
  94. uint cs4_bnds; /* 0x2020 - DDR Chip Select 4 Memory Bounds */
  95. char res5[4];
  96. uint cs5_bnds; /* 0x2028 - DDR Chip Select 5 Memory Bounds */
  97. char res6[84];
  98. uint cs0_config; /* 0x2080 - DDR Chip Select Configuration */
  99. uint cs1_config; /* 0x2084 - DDR Chip Select Configuration */
  100. uint cs2_config; /* 0x2088 - DDR Chip Select Configuration */
  101. uint cs3_config; /* 0x208c - DDR Chip Select Configuration */
  102. uint cs4_config; /* 0x2090 - DDR Chip Select Configuration */
  103. uint cs5_config; /* 0x2094 - DDR Chip Select Configuration */
  104. char res7[104];
  105. uint ext_refrec; /* 0x2100 - DDR SDRAM extended refresh recovery */
  106. uint timing_cfg_0; /* 0x2104 - DDR SDRAM Timing Configuration Register 0 */
  107. uint timing_cfg_1; /* 0x2108 - DDR SDRAM Timing Configuration Register 1 */
  108. uint timing_cfg_2; /* 0x210c - DDR SDRAM Timing Configuration Register 2 */
  109. uint sdram_cfg_1; /* 0x2110 - DDR SDRAM Control Configuration 1 */
  110. uint sdram_cfg_2; /* 0x2114 - DDR SDRAM Control Configuration 2 */
  111. uint sdram_mode_1; /* 0x2118 - DDR SDRAM Mode Configuration 1 */
  112. uint sdram_mode_2; /* 0x211c - DDR SDRAM Mode Configuration 2 */
  113. uint sdram_mode_cntl; /* 0x2120 - DDR SDRAM Mode Control */
  114. uint sdram_interval; /* 0x2124 - DDR SDRAM Interval Configuration */
  115. uint sdram_data_init; /* 0x2128 - DDR SDRAM Data Initialization */
  116. char res8[4];
  117. uint sdram_clk_cntl; /* 0x2130 - DDR SDRAM Clock Control */
  118. char res9[12];
  119. uint sdram_ocd_cntl; /* 0x2140 - DDR SDRAM OCD Control */
  120. uint sdram_ocd_status; /* 0x2144 - DDR SDRAM OCD Status */
  121. uint init_addr; /* 0x2148 - DDR training initialzation address */
  122. uint init_addr_ext; /* 0x214C - DDR training initialzation extended address */
  123. char res10[2728];
  124. uint ip_rev1; /* 0x2BF8 - DDR IP Block Revision 1 */
  125. uint ip_rev2; /* 0x2BFC - DDR IP Block Revision 2 */
  126. char res11[512];
  127. uint data_err_inject_hi; /* 0x2e00 - DDR Memory Data Path Error Injection Mask High */
  128. uint data_err_inject_lo; /* 0x2e04 - DDR Memory Data Path Error Injection Mask Low */
  129. uint ecc_err_inject; /* 0x2e08 - DDR Memory Data Path Error Injection Mask ECC */
  130. char res12[20];
  131. uint capture_data_hi; /* 0x2e20 - DDR Memory Data Path Read Capture High */
  132. uint capture_data_lo; /* 0x2e24 - DDR Memory Data Path Read Capture Low */
  133. uint capture_ecc; /* 0x2e28 - DDR Memory Data Path Read Capture ECC */
  134. char res13[20];
  135. uint err_detect; /* 0x2e40 - DDR Memory Error Detect */
  136. uint err_disable; /* 0x2e44 - DDR Memory Error Disable */
  137. uint err_int_en; /* 0x2e48 - DDR Memory Error Interrupt Enable */
  138. uint capture_attributes; /* 0x2e4c - DDR Memory Error Attributes Capture */
  139. uint capture_address; /* 0x2e50 - DDR Memory Error Address Capture */
  140. uint capture_ext_address; /* 0x2e54 - DDR Memory Error Extended Address Capture */
  141. uint err_sbe; /* 0x2e58 - DDR Memory Single-Bit ECC Error Management */
  142. char res14[164];
  143. uint debug_1; /* 0x2f00 */
  144. uint debug_2;
  145. uint debug_3;
  146. uint debug_4;
  147. uint debug_5;
  148. char res15[236];
  149. } ccsr_ddr_t;
  150. /* Daul I2C Registers(0x3000-0x4000) */
  151. typedef struct ccsr_i2c {
  152. u_char i2cadr1; /* 0x3000 - I2C 1 Address Register */
  153. #define MPC86xx_I2CADR_MASK 0xFE
  154. char res1[3];
  155. u_char i2cfdr1; /* 0x3004 - I2C 1 Frequency Divider Register */
  156. #define MPC86xx_I2CFDR_MASK 0x3F
  157. char res2[3];
  158. u_char i2ccr1; /* 0x3008 - I2C 1 Control Register */
  159. #define MPC86xx_I2CCR_MEN 0x80
  160. #define MPC86xx_I2CCR_MIEN 0x40
  161. #define MPC86xx_I2CCR_MSTA 0x20
  162. #define MPC86xx_I2CCR_MTX 0x10
  163. #define MPC86xx_I2CCR_TXAK 0x08
  164. #define MPC86xx_I2CCR_RSTA 0x04
  165. #define MPC86xx_I2CCR_BCST 0x01
  166. char res3[3];
  167. u_char i2csr1; /* 0x300c - I2C 1 Status Register */
  168. #define MPC86xx_I2CSR_MCF 0x80
  169. #define MPC86xx_I2CSR_MAAS 0x40
  170. #define MPC86xx_I2CSR_MBB 0x20
  171. #define MPC86xx_I2CSR_MAL 0x10
  172. #define MPC86xx_I2CSR_BCSTM 0x08
  173. #define MPC86xx_I2CSR_SRW 0x04
  174. #define MPC86xx_I2CSR_MIF 0x02
  175. #define MPC86xx_I2CSR_RXAK 0x01
  176. char res4[3];
  177. u_char i2cdr1; /* 0x3010 - I2C 1 Data Register */
  178. #define MPC86xx_I2CDR_DATA 0xFF
  179. char res5[3];
  180. u_char i2cdfsrr1; /* 0x3014 - I2C 1 Digital Filtering Sampling Rate Register */
  181. #define MPC86xx_I2CDFSRR 0x3F
  182. char res6[235];
  183. u_char i2cadr2; /* 0x3100 - I2C 2 Address Register */
  184. char res7[3];
  185. u_char i2cfdr2; /* 0x3104 - I2C 2 Frequency Divider Register */
  186. char res8[3];
  187. u_char i2ccr2; /* 0x3108 - I2C 2 Control Register */
  188. char res9[3];
  189. u_char i2csr2; /* 0x310c - I2C 2 Status Register */
  190. char res10[3];
  191. u_char i2cdr2; /* 0x3110 - I2C 2 Data Register */
  192. char res11[3];
  193. u_char i2cdfsrr2; /* 0x3114 - I2C 2 Digital Filtering Sampling Rate Register */
  194. char res12[3819];
  195. } ccsr_i2c_t;
  196. /* DUART Registers(0x4000-0x5000) */
  197. typedef struct ccsr_duart {
  198. char res1[1280];
  199. u_char urbr1_uthr1_udlb1;/* 0x4500 - URBR1, UTHR1, UDLB1 with the same address offset of 0x04500 */
  200. u_char uier1_udmb1; /* 0x4501 - UIER1, UDMB1 with the same address offset of 0x04501 */
  201. u_char uiir1_ufcr1_uafr1;/* 0x4502 - UIIR1, UFCR1, UAFR1 with the same address offset of 0x04502 */
  202. u_char ulcr1; /* 0x4503 - UART1 Line Control Register */
  203. u_char umcr1; /* 0x4504 - UART1 Modem Control Register */
  204. u_char ulsr1; /* 0x4505 - UART1 Line Status Register */
  205. u_char umsr1; /* 0x4506 - UART1 Modem Status Register */
  206. u_char uscr1; /* 0x4507 - UART1 Scratch Register */
  207. char res2[8];
  208. u_char udsr1; /* 0x4510 - UART1 DMA Status Register */
  209. char res3[239];
  210. u_char urbr2_uthr2_udlb2;/* 0x4600 - URBR2, UTHR2, UDLB2 with the same address offset of 0x04600 */
  211. u_char uier2_udmb2; /* 0x4601 - UIER2, UDMB2 with the same address offset of 0x04601 */
  212. u_char uiir2_ufcr2_uafr2;/* 0x4602 - UIIR2, UFCR2, UAFR2 with the same address offset of 0x04602 */
  213. u_char ulcr2; /* 0x4603 - UART2 Line Control Register */
  214. u_char umcr2; /* 0x4604 - UART2 Modem Control Register */
  215. u_char ulsr2; /* 0x4605 - UART2 Line Status Register */
  216. u_char umsr2; /* 0x4606 - UART2 Modem Status Register */
  217. u_char uscr2; /* 0x4607 - UART2 Scratch Register */
  218. char res4[8];
  219. u_char udsr2; /* 0x4610 - UART2 DMA Status Register */
  220. char res5[2543];
  221. } ccsr_duart_t;
  222. /* Local Bus Controller Registers(0x5000-0x6000) */
  223. typedef struct ccsr_lbc {
  224. uint br0; /* 0x5000 - LBC Base Register 0 */
  225. uint or0; /* 0x5004 - LBC Options Register 0 */
  226. uint br1; /* 0x5008 - LBC Base Register 1 */
  227. uint or1; /* 0x500c - LBC Options Register 1 */
  228. uint br2; /* 0x5010 - LBC Base Register 2 */
  229. uint or2; /* 0x5014 - LBC Options Register 2 */
  230. uint br3; /* 0x5018 - LBC Base Register 3 */
  231. uint or3; /* 0x501c - LBC Options Register 3 */
  232. uint br4; /* 0x5020 - LBC Base Register 4 */
  233. uint or4; /* 0x5024 - LBC Options Register 4 */
  234. uint br5; /* 0x5028 - LBC Base Register 5 */
  235. uint or5; /* 0x502c - LBC Options Register 5 */
  236. uint br6; /* 0x5030 - LBC Base Register 6 */
  237. uint or6; /* 0x5034 - LBC Options Register 6 */
  238. uint br7; /* 0x5038 - LBC Base Register 7 */
  239. uint or7; /* 0x503c - LBC Options Register 7 */
  240. char res1[40];
  241. uint mar; /* 0x5068 - LBC UPM Address Register */
  242. char res2[4];
  243. uint mamr; /* 0x5070 - LBC UPMA Mode Register */
  244. uint mbmr; /* 0x5074 - LBC UPMB Mode Register */
  245. uint mcmr; /* 0x5078 - LBC UPMC Mode Register */
  246. char res3[8];
  247. uint mrtpr; /* 0x5084 - LBC Memory Refresh Timer Prescaler Register */
  248. uint mdr; /* 0x5088 - LBC UPM Data Register */
  249. char res4[8];
  250. uint lsdmr; /* 0x5094 - LBC SDRAM Mode Register */
  251. char res5[8];
  252. uint lurt; /* 0x50a0 - LBC UPM Refresh Timer */
  253. uint lsrt; /* 0x50a4 - LBC SDRAM Refresh Timer */
  254. char res6[8];
  255. uint ltesr; /* 0x50b0 - LBC Transfer Error Status Register */
  256. uint ltedr; /* 0x50b4 - LBC Transfer Error Disable Register */
  257. uint lteir; /* 0x50b8 - LBC Transfer Error Interrupt Register */
  258. uint lteatr; /* 0x50bc - LBC Transfer Error Attributes Register */
  259. uint ltear; /* 0x50c0 - LBC Transfer Error Address Register */
  260. char res7[12];
  261. uint lbcr; /* 0x50d0 - LBC Configuration Register */
  262. uint lcrr; /* 0x50d4 - LBC Clock Ratio Register */
  263. char res8[3880];
  264. } ccsr_lbc_t;
  265. /* PCI Express Registers(0x8000-0x9000) and (0x9000-0xA000) */
  266. typedef struct ccsr_pex {
  267. uint cfg_addr; /* 0x8000 - PEX Configuration Address Register */
  268. uint cfg_data; /* 0x8004 - PEX Configuration Data Register */
  269. char res1[4];
  270. uint out_comp_to; /* 0x800C - PEX Outbound Completion Timeout Register */
  271. char res2[16];
  272. uint pme_msg_det; /* 0x8020 - PEX PME & message detect register */
  273. uint pme_msg_int_en; /* 0x8024 - PEX PME & message interrupt enable register */
  274. uint pme_msg_dis; /* 0x802C - PEX PME & message disable register */
  275. char res3[4];
  276. uint pm_command; /* 0x8030 - PEX PM Command register */
  277. char res4[3016];
  278. uint block_rev1; /* 0x8bf8 - PEX Block Revision register 1 */
  279. uint block_rev2; /* 0x8bfc - PEX Block Revision register 2 */
  280. uint potar0; /* 0x8c00 - PEX Outbound Transaction Address Register 0 */
  281. uint potear0; /* 0x8c04 - PEX Outbound Translation Extended Address Register 0 */
  282. char res5[8];
  283. uint powar0; /* 0x8c10 - PEX Outbound Window Attributes Register 0 */
  284. char res6[12];
  285. uint potar1; /* 0x8c20 - PEX Outbound Transaction Address Register 1 */
  286. uint potear1; /* 0x8c24 - PEX Outbound Translation Extended Address Register 1 */
  287. uint powbar1; /* 0x8c28 - PEX Outbound Window Base Address Register 1 */
  288. char res7[4];
  289. uint powar1; /* 0x8c30 - PEX Outbound Window Attributes Register 1 */
  290. char res8[12];
  291. uint potar2; /* 0x8c40 - PEX Outbound Transaction Address Register 2 */
  292. uint potear2; /* 0x8c44 - PEX Outbound Translation Extended Address Register 2 */
  293. uint powbar2; /* 0x8c48 - PEX Outbound Window Base Address Register 2 */
  294. char res9[4];
  295. uint powar2; /* 0x8c50 - PEX Outbound Window Attributes Register 2 */
  296. char res10[12];
  297. uint potar3; /* 0x8c60 - PEX Outbound Transaction Address Register 3 */
  298. uint potear3; /* 0x8c64 - PEX Outbound Translation Extended Address Register 3 */
  299. uint powbar3; /* 0x8c68 - PEX Outbound Window Base Address Register 3 */
  300. char res11[4];
  301. uint powar3; /* 0x8c70 - PEX Outbound Window Attributes Register 3 */
  302. char res12[12];
  303. uint potar4; /* 0x8c80 - PEX Outbound Transaction Address Register 4 */
  304. uint potear4; /* 0x8c84 - PEX Outbound Translation Extended Address Register 4 */
  305. uint powbar4; /* 0x8c88 - PEX Outbound Window Base Address Register 4 */
  306. char res13[4];
  307. uint powar4; /* 0x8c90 - PEX Outbound Window Attributes Register 4 */
  308. char res14[268];
  309. uint pitar3; /* 0x8da0 - PEX Inbound Translation Address Register 3 */
  310. char res15[4];
  311. uint piwbar3; /* 0x8da8 - PEX Inbound Window Base Address Register 3 */
  312. uint piwbear3; /* 0x8dac - PEX Inbound Window Base Extended Address Register 3 */
  313. uint piwar3; /* 0x8db0 - PEX Inbound Window Attributes Register 3 */
  314. char res16[12];
  315. uint pitar2; /* 0x8dc0 - PEX Inbound Translation Address Register 2 */
  316. char res17[4];
  317. uint piwbar2; /* 0x8dc8 - PEX Inbound Window Base Address Register 2 */
  318. uint piwbear2; /* 0x8dcc - PEX Inbound Window Base Extended Address Register 2 */
  319. uint piwar2; /* 0x8dd0 - PEX Inbound Window Attributes Register 2 */
  320. char res18[12];
  321. uint pitar1; /* 0x8de0 - PEX Inbound Translation Address Register 1 */
  322. char res19[4];
  323. uint piwbar1; /* 0x8de8 - PEX Inbound Window Base Address Register 1 */
  324. char res20[4];
  325. uint piwar1; /* 0x8df0 - PEX Inbound Window Attributes Register 1 */
  326. char res21[12];
  327. uint pedr; /* 0x8e00 - PEX Error Detect Register */
  328. uint pecdr; /* 0x8e04 - PEX Error Capture Disable Register */
  329. uint peer; /* 0x8e08 - PEX Error Enable Register */
  330. uint perr_cap0; /* 0x8e0c - PEX Error Capture Register 0 */
  331. uint perr_cap1; /* 0x8e10 - PEX Error Capture Register 1 */
  332. uint perr_cap2; /* 0x8e14 - PEX Error Capture Register 2 */
  333. uint perr_cap3; /* 0x8e18 - PEX Error Capture Register 3 */
  334. char res22[100];
  335. uint perr_stat; /* 0x8e80 - PEX Error Status Register */
  336. char res23[124];
  337. uint pdebug; /* 0x8f00 - PEX Debug Register */
  338. char res24[248]; //Sri: changed this because of adding 4 bytes before 0x?8020.
  339. } ccsr_pex_t;
  340. /* Hyper Transport Register Block (0xA000-0xB000) */
  341. typedef struct ccsr_ht {
  342. uint hcfg_addr; /* 0xa000 - HT Configuration Address register */
  343. uint hcfg_data; /* 0xa004 - HT Configuration Data register */
  344. char res1[3064];
  345. uint howtar0; /* 0xac00 - HT Outbound Window 0 Translation register */
  346. char res2[12];
  347. uint howar0; /* 0xac10 - HT Outbound Window 0 Attributes register */
  348. char res3[12];
  349. uint howtar1; /* 0xac20 - HT Outbound Window 1 Translation register */
  350. char res4[4];
  351. uint howbar1; /* 0xac28 - HT Outbound Window 1 Base Address register */
  352. char res5[4];
  353. uint howar1; /* 0xac30 - HT Outbound Window 1 Attributes register */
  354. char res6[12];
  355. uint howtar2; /* 0xac40 - HT Outbound Window 2 Translation register */
  356. char res7[4];
  357. uint howbar2; /* 0xac48 - HT Outbound Window 2 Base Address register */
  358. char res8[4];
  359. uint howar2; /* 0xac50 - HT Outbound Window 2 Attributes register */
  360. char res9[12];
  361. uint howtar3; /* 0xac60 - HT Outbound Window 3 Translation register */
  362. char res10[4];
  363. uint howbar3; /* 0xac68 - HT Outbound Window 3 Base Address register */
  364. char res11[4];
  365. uint howar3; /* 0xac70 - HT Outbound Window 3 Attributes register */
  366. char res12[12];
  367. uint howtar4; /* 0xac80 - HT Outbound Window 4 Translation register */
  368. char res13[4];
  369. uint howbar4; /* 0xac88 - HT Outbound Window 4 Base Address register */
  370. char res14[4];
  371. uint howar4; /* 0xac90 - HT Outbound Window 4 Attributes register */
  372. char res15[236];
  373. uint hiwtar4; /* 0xad80 - HT Inbound Window 4 Translation register */
  374. char res16[4];
  375. uint hiwbar4; /* 0xad88 - HT Inbound Window 4 Base Address register */
  376. char res17[4];
  377. uint hiwar4; /* 0xad90 - HT Inbound Window 4 Attributes register */
  378. char res18[12];
  379. uint hiwtar3; /* 0xada0 - HT Inbound Window 3 Translation register */
  380. char res19[4];
  381. uint hiwbar3; /* 0xada8 - HT Inbound Window 3 Base Address register */
  382. char res20[4];
  383. uint hiwar3; /* 0xadb0 - HT Inbound Window 3 Attributes register */
  384. char res21[12];
  385. uint hiwtar2; /* 0xadc0 - HT Inbound Window 2 Translation register */
  386. char res22[4];
  387. uint hiwbar2; /* 0xadc8 - HT Inbound Window 2 Base Address register */
  388. char res23[4];
  389. uint hiwar2; /* 0xadd0 - HT Inbound Window 2 Attributes register */
  390. char res24[12];
  391. uint hiwtar1; /* 0xade0 - HT Inbound Window 1 Translation register */
  392. char res25[4];
  393. uint hiwbar1; /* 0xade8 - HT Inbound Window 1 Base Address register */
  394. char res26[4];
  395. uint hiwar1; /* 0xadf0 - HT Inbound Window 1 Attributes register */
  396. char res27[12];
  397. uint hedr; /* 0xae00 - HT Error Detect register */
  398. char res28[4];
  399. uint heier; /* 0xae08 - HT Error Interrupt Enable register */
  400. char res29[4];
  401. uint hecdr; /* 0xae10 - HT Error Capture Disbale register */
  402. char res30[12];
  403. uint hecsr; /* 0xae20 - HT Error Capture Status register */
  404. char res31[4];
  405. uint hec0; /* 0xae28 - HT Error Capture 0 register */
  406. uint hec1; /* 0xae2c - HT Error Capture 1 register */
  407. uint hec2; /* 0xae30 - HT Error Capture 2 register */
  408. char res32[460];
  409. } ccsr_ht_t;
  410. /* DMA Registers(0x2_1000-0x2_2000) */
  411. typedef struct ccsr_dma {
  412. char res1[256];
  413. uint mr0; /* 0x21100 - DMA 0 Mode Register */
  414. uint sr0; /* 0x21104 - DMA 0 Status Register */
  415. char res2[4];
  416. uint clndar0; /* 0x2110c - DMA 0 Current Link Descriptor Address Register */
  417. uint satr0; /* 0x21110 - DMA 0 Source Attributes Register */
  418. uint sar0; /* 0x21114 - DMA 0 Source Address Register */
  419. uint datr0; /* 0x21118 - DMA 0 Destination Attributes Register */
  420. uint dar0; /* 0x2111c - DMA 0 Destination Address Register */
  421. uint bcr0; /* 0x21120 - DMA 0 Byte Count Register */
  422. char res3[4];
  423. uint nlndar0; /* 0x21128 - DMA 0 Next Link Descriptor Address Register */
  424. char res4[8];
  425. uint clabdar0; /* 0x21134 - DMA 0 Current List - Alternate Base Descriptor Address Register */
  426. char res5[4];
  427. uint nlsdar0; /* 0x2113c - DMA 0 Next List Descriptor Address Register */
  428. uint ssr0; /* 0x21140 - DMA 0 Source Stride Register */
  429. uint dsr0; /* 0x21144 - DMA 0 Destination Stride Register */
  430. char res6[56];
  431. uint mr1; /* 0x21180 - DMA 1 Mode Register */
  432. uint sr1; /* 0x21184 - DMA 1 Status Register */
  433. char res7[4];
  434. uint clndar1; /* 0x2118c - DMA 1 Current Link Descriptor Address Register */
  435. uint satr1; /* 0x21190 - DMA 1 Source Attributes Register */
  436. uint sar1; /* 0x21194 - DMA 1 Source Address Register */
  437. uint datr1; /* 0x21198 - DMA 1 Destination Attributes Register */
  438. uint dar1; /* 0x2119c - DMA 1 Destination Address Register */
  439. uint bcr1; /* 0x211a0 - DMA 1 Byte Count Register */
  440. char res8[4];
  441. uint nlndar1; /* 0x211a8 - DMA 1 Next Link Descriptor Address Register */
  442. char res9[8];
  443. uint clabdar1; /* 0x211b4 - DMA 1 Current List - Alternate Base Descriptor Address Register */
  444. char res10[4];
  445. uint nlsdar1; /* 0x211bc - DMA 1 Next List Descriptor Address Register */
  446. uint ssr1; /* 0x211c0 - DMA 1 Source Stride Register */
  447. uint dsr1; /* 0x211c4 - DMA 1 Destination Stride Register */
  448. char res11[56];
  449. uint mr2; /* 0x21200 - DMA 2 Mode Register */
  450. uint sr2; /* 0x21204 - DMA 2 Status Register */
  451. char res12[4];
  452. uint clndar2; /* 0x2120c - DMA 2 Current Link Descriptor Address Register */
  453. uint satr2; /* 0x21210 - DMA 2 Source Attributes Register */
  454. uint sar2; /* 0x21214 - DMA 2 Source Address Register */
  455. uint datr2; /* 0x21218 - DMA 2 Destination Attributes Register */
  456. uint dar2; /* 0x2121c - DMA 2 Destination Address Register */
  457. uint bcr2; /* 0x21220 - DMA 2 Byte Count Register */
  458. char res13[4];
  459. uint nlndar2; /* 0x21228 - DMA 2 Next Link Descriptor Address Register */
  460. char res14[8];
  461. uint clabdar2; /* 0x21234 - DMA 2 Current List - Alternate Base Descriptor Address Register */
  462. char res15[4];
  463. uint nlsdar2; /* 0x2123c - DMA 2 Next List Descriptor Address Register */
  464. uint ssr2; /* 0x21240 - DMA 2 Source Stride Register */
  465. uint dsr2; /* 0x21244 - DMA 2 Destination Stride Register */
  466. char res16[56];
  467. uint mr3; /* 0x21280 - DMA 3 Mode Register */
  468. uint sr3; /* 0x21284 - DMA 3 Status Register */
  469. char res17[4];
  470. uint clndar3; /* 0x2128c - DMA 3 Current Link Descriptor Address Register */
  471. uint satr3; /* 0x21290 - DMA 3 Source Attributes Register */
  472. uint sar3; /* 0x21294 - DMA 3 Source Address Register */
  473. uint datr3; /* 0x21298 - DMA 3 Destination Attributes Register */
  474. uint dar3; /* 0x2129c - DMA 3 Destination Address Register */
  475. uint bcr3; /* 0x212a0 - DMA 3 Byte Count Register */
  476. char res18[4];
  477. uint nlndar3; /* 0x212a8 - DMA 3 Next Link Descriptor Address Register */
  478. char res19[8];
  479. uint clabdar3; /* 0x212b4 - DMA 3 Current List - Alternate Base Descriptor Address Register */
  480. char res20[4];
  481. uint nlsdar3; /* 0x212bc - DMA 3 Next List Descriptor Address Register */
  482. uint ssr3; /* 0x212c0 - DMA 3 Source Stride Register */
  483. uint dsr3; /* 0x212c4 - DMA 3 Destination Stride Register */
  484. char res21[56];
  485. uint dgsr; /* 0x21300 - DMA General Status Register */
  486. char res22[3324];
  487. } ccsr_dma_t;
  488. /* tsec1-4: 24000-28000 */
  489. typedef struct ccsr_tsec {
  490. uint id; /* 0x24000 - Controller ID Register */
  491. char res1[12];
  492. uint ievent; /* 0x24010 - Interrupt Event Register */
  493. uint imask; /* 0x24014 - Interrupt Mask Register */
  494. uint edis; /* 0x24018 - Error Disabled Register */
  495. char res2[4];
  496. uint ecntrl; /* 0x24020 - Ethernet Control Register */
  497. char res2_1[4];
  498. uint ptv; /* 0x24028 - Pause Time Value Register */
  499. uint dmactrl; /* 0x2402c - DMA Control Register */
  500. uint tbipa; /* 0x24030 - TBI PHY Address Register */
  501. char res3[88];
  502. uint fifo_tx_thr; /* 0x2408c - FIFO transmit threshold register */
  503. char res4[8];
  504. uint fifo_tx_starve; /* 0x24098 - FIFO transmit starve register */
  505. uint fifo_tx_starve_shutoff;/* 0x2409c - FIFO transmit starve shutoff register */
  506. char res4_1[4];
  507. uint fifo_rx_pause; /* 0x240a4 - FIFO receive pause threshold register */
  508. uint fifo_rx_alarm; /* 0x240a8 - FIFO receive alarm threshold register */
  509. char res5[84];
  510. uint tctrl; /* 0x24100 - Transmit Control Register */
  511. uint tstat; /* 0x24104 - Transmit Status Register */
  512. uint dfvlan; /* 0x24108 - Default VLAN control word */
  513. char res6[4];
  514. uint txic; /* 0x24110 - Transmit interrupt coalescing Register */
  515. uint tqueue; /* 0x24114 - Transmit Queue Control Register */
  516. char res7[40];
  517. uint tr03wt; /* 0x24140 - TxBD Rings 0-3 round-robin weightings */
  518. uint tw47wt; /* 0x24144 - TxBD Rings 4-7 round-robin weightings */
  519. char res8[52];
  520. uint tbdbph; /* 0x2417c - Transmit Data Buffer Pointer High Register */
  521. char res9[4];
  522. uint tbptr0; /* 0x24184 - Transmit Buffer Descriptor Pointer for Ring 0 */
  523. char res10[4];
  524. uint tbptr1; /* 0x2418C - Transmit Buffer Descriptor Pointer for Ring 1 */
  525. char res11[4];
  526. uint tbptr2; /* 0x24194 - Transmit Buffer Descriptor Pointer for Ring 2 */
  527. char res12[4];
  528. uint tbptr3; /* 0x2419C - Transmit Buffer Descriptor Pointer for Ring 3 */
  529. char res13[4];
  530. uint tbptr4; /* 0x241A4 - Transmit Buffer Descriptor Pointer for Ring 4 */
  531. char res14[4];
  532. uint tbptr5; /* 0x241AC - Transmit Buffer Descriptor Pointer for Ring 5 */
  533. char res15[4];
  534. uint tbptr6; /* 0x241B4 - Transmit Buffer Descriptor Pointer for Ring 6 */
  535. char res16[4];
  536. uint tbptr7; /* 0x241BC - Transmit Buffer Descriptor Pointer for Ring 7 */
  537. char res17[64];
  538. uint tbaseh; /* 0x24200 - Transmit Descriptor Base Address High Register */
  539. uint tbase0; /* 0x24204 - Transmit Descriptor Base Address Register of Ring 0 */
  540. char res18[4];
  541. uint tbase1; /* 0x2420C - Transmit Descriptor base address of Ring 1 */
  542. char res19[4];
  543. uint tbase2; /* 0x24214 - Transmit Descriptor base address of Ring 2 */
  544. char res20[4];
  545. uint tbase3; /* 0x2421C - Transmit Descriptor base address of Ring 3 */
  546. char res21[4];
  547. uint tbase4; /* 0x24224 - Transmit Descriptor base address of Ring 4 */
  548. char res22[4];
  549. uint tbase5; /* 0x2422C - Transmit Descriptor base address of Ring 5 */
  550. char res23[4];
  551. uint tbase6; /* 0x24234 - Transmit Descriptor base address of Ring 6 */
  552. char res24[4];
  553. uint tbase7; /* 0x2423C - Transmit Descriptor base address of Ring 7 */
  554. char res25[192];
  555. uint rctrl; /* 0x24300 - Receive Control Register */
  556. uint rstat; /* 0x24304 - Receive Status Register */
  557. char res26[8];
  558. uint rxic; /* 0x24310 - Receive Interrupt Coalecing Register */
  559. uint rqueue; /* 0x24314 - Receive queue control register */
  560. char res27[24];
  561. uint rbifx; /* 0x24330 - Receive bit field extract control Register */
  562. uint rqfar; /* 0x24334 - Receive queue filing table address Register */
  563. uint rqfcr; /* 0x24338 - Receive queue filing table control Register */
  564. uint rqfpr; /* 0x2433c - Receive queue filing table property Register */
  565. uint mrblr; /* 0x24340 - Maximum Receive Buffer Length Register */
  566. char res28[56];
  567. uint rbdbph; /* 0x2437C - Receive Data Buffer Pointer High */
  568. char res29[4];
  569. uint rbptr0; /* 0x24384 - Receive Buffer Descriptor Pointer for Ring 0 */
  570. char res30[4];
  571. uint rbptr1; /* 0x2438C - Receive Buffer Descriptor Pointer for Ring 1 */
  572. char res31[4];
  573. uint rbptr2; /* 0x24394 - Receive Buffer Descriptor Pointer for Ring 2 */
  574. char res32[4];
  575. uint rbptr3; /* 0x2439C - Receive Buffer Descriptor Pointer for Ring 3 */
  576. char res33[4];
  577. uint rbptr4; /* 0x243A4 - Receive Buffer Descriptor Pointer for Ring 4 */
  578. char res34[4];
  579. uint rbptr5; /* 0x243AC - Receive Buffer Descriptor Pointer for Ring 5 */
  580. char res35[4];
  581. uint rbptr6; /* 0x243B4 - Receive Buffer Descriptor Pointer for Ring 6 */
  582. char res36[4];
  583. uint rbptr7; /* 0x243BC - Receive Buffer Descriptor Pointer for Ring 7 */
  584. char res37[64];
  585. uint rbaseh; /* 0x24400 - Receive Descriptor Base Address High 0 */
  586. uint rbase0; /* 0x24404 - Receive Descriptor Base Address of Ring 0 */
  587. char res38[4];
  588. uint rbase1; /* 0x2440C - Receive Descriptor Base Address of Ring 1 */
  589. char res39[4];
  590. uint rbase2; /* 0x24414 - Receive Descriptor Base Address of Ring 2 */
  591. char res40[4];
  592. uint rbase3; /* 0x2441C - Receive Descriptor Base Address of Ring 3 */
  593. char res41[4];
  594. uint rbase4; /* 0x24424 - Receive Descriptor Base Address of Ring 4 */
  595. char res42[4];
  596. uint rbase5; /* 0x2442C - Receive Descriptor Base Address of Ring 5 */
  597. char res43[4];
  598. uint rbase6; /* 0x24434 - Receive Descriptor Base Address of Ring 6 */
  599. char res44[4];
  600. uint rbase7; /* 0x2443C - Receive Descriptor Base Address of Ring 7 */
  601. char res45[192];
  602. uint maccfg1; /* 0x24500 - MAC Configuration 1 Register */
  603. uint maccfg2; /* 0x24504 - MAC Configuration 2 Register */
  604. uint ipgifg; /* 0x24508 - Inter Packet Gap/Inter Frame Gap Register */
  605. uint hafdup; /* 0x2450c - Half Duplex Register */
  606. uint maxfrm; /* 0x24510 - Maximum Frame Length Register */
  607. char res46[12];
  608. uint miimcfg; /* 0x24520 - MII Management Configuration Register */
  609. uint miimcom; /* 0x24524 - MII Management Command Register */
  610. uint miimadd; /* 0x24528 - MII Management Address Register */
  611. uint miimcon; /* 0x2452c - MII Management Control Register */
  612. uint miimstat; /* 0x24530 - MII Management Status Register */
  613. uint miimind; /* 0x24534 - MII Management Indicator Register */
  614. uint ifctrl; /* 0x24538 - Interface Contrl Register */
  615. uint ifstat; /* 0x2453c - Interface Status Register */
  616. uint macstnaddr1; /* 0x24540 - Station Address Part 1 Register */
  617. uint macstnaddr2; /* 0x24544 - Station Address Part 2 Register */
  618. uint mac01addr1; /* 0x24548 - MAC exact match address 1, part 1 */
  619. uint mac01addr2; /* 0x2454C - MAC exact match address 1, part 2 */
  620. uint mac02addr1; /* 0x24550 - MAC exact match address 2, part 1 */
  621. uint mac02addr2; /* 0x24554 - MAC exact match address 2, part 2 */
  622. uint mac03addr1; /* 0x24558 - MAC exact match address 3, part 1 */
  623. uint mac03addr2; /* 0x2455C - MAC exact match address 3, part 2 */
  624. uint mac04addr1; /* 0x24560 - MAC exact match address 4, part 1 */
  625. uint mac04addr2; /* 0x24564 - MAC exact match address 4, part 2 */
  626. uint mac05addr1; /* 0x24568 - MAC exact match address 5, part 1 */
  627. uint mac05addr2; /* 0x2456C - MAC exact match address 5, part 2 */
  628. uint mac06addr1; /* 0x24570 - MAC exact match address 6, part 1 */
  629. uint mac06addr2; /* 0x24574 - MAC exact match address 6, part 2 */
  630. uint mac07addr1; /* 0x24578 - MAC exact match address 7, part 1 */
  631. uint mac07addr2; /* 0x2457C - MAC exact match address 7, part 2 */
  632. uint mac08addr1; /* 0x24580 - MAC exact match address 8, part 1 */
  633. uint mac08addr2; /* 0x24584 - MAC exact match address 8, part 2 */
  634. uint mac09addr1; /* 0x24588 - MAC exact match address 9, part 1 */
  635. uint mac09addr2; /* 0x2458C - MAC exact match address 9, part 2 */
  636. uint mac10addr1; /* 0x24590 - MAC exact match address 10, part 1 */
  637. uint mac10addr2; /* 0x24594 - MAC exact match address 10, part 2 */
  638. uint mac11addr1; /* 0x24598 - MAC exact match address 11, part 1 */
  639. uint mac11addr2; /* 0x2459C - MAC exact match address 11, part 2 */
  640. uint mac12addr1; /* 0x245A0 - MAC exact match address 12, part 1 */
  641. uint mac12addr2; /* 0x245A4 - MAC exact match address 12, part 2 */
  642. uint mac13addr1; /* 0x245A8 - MAC exact match address 13, part 1 */
  643. uint mac13addr2; /* 0x245AC - MAC exact match address 13, part 2 */
  644. uint mac14addr1; /* 0x245B0 - MAC exact match address 14, part 1 */
  645. uint mac14addr2; /* 0x245B4 - MAC exact match address 14, part 2 */
  646. uint mac15addr1; /* 0x245B8 - MAC exact match address 15, part 1 */
  647. uint mac15addr2; /* 0x245BC - MAC exact match address 15, part 2 */
  648. char res48[192];
  649. uint tr64; /* 0x24680 - Transmit and Receive 64-byte Frame Counter */
  650. uint tr127; /* 0x24684 - Transmit and Receive 65-127 byte Frame Counter */
  651. uint tr255; /* 0x24688 - Transmit and Receive 128-255 byte Frame Counter */
  652. uint tr511; /* 0x2468c - Transmit and Receive 256-511 byte Frame Counter */
  653. uint tr1k; /* 0x24690 - Transmit and Receive 512-1023 byte Frame Counter */
  654. uint trmax; /* 0x24694 - Transmit and Receive 1024-1518 byte Frame Counter */
  655. uint trmgv; /* 0x24698 - Transmit and Receive 1519-1522 byte Good VLAN Frame */
  656. uint rbyt; /* 0x2469c - Receive Byte Counter */
  657. uint rpkt; /* 0x246a0 - Receive Packet Counter */
  658. uint rfcs; /* 0x246a4 - Receive FCS Error Counter */
  659. uint rmca; /* 0x246a8 - Receive Multicast Packet Counter */
  660. uint rbca; /* 0x246ac - Receive Broadcast Packet Counter */
  661. uint rxcf; /* 0x246b0 - Receive Control Frame Packet Counter */
  662. uint rxpf; /* 0x246b4 - Receive Pause Frame Packet Counter */
  663. uint rxuo; /* 0x246b8 - Receive Unknown OP Code Counter */
  664. uint raln; /* 0x246bc - Receive Alignment Error Counter */
  665. uint rflr; /* 0x246c0 - Receive Frame Length Error Counter */
  666. uint rcde; /* 0x246c4 - Receive Code Error Counter */
  667. uint rcse; /* 0x246c8 - Receive Carrier Sense Error Counter */
  668. uint rund; /* 0x246cc - Receive Undersize Packet Counter */
  669. uint rovr; /* 0x246d0 - Receive Oversize Packet Counter */
  670. uint rfrg; /* 0x246d4 - Receive Fragments Counter */
  671. uint rjbr; /* 0x246d8 - Receive Jabber Counter */
  672. uint rdrp; /* 0x246dc - Receive Drop Counter */
  673. uint tbyt; /* 0x246e0 - Transmit Byte Counter Counter */
  674. uint tpkt; /* 0x246e4 - Transmit Packet Counter */
  675. uint tmca; /* 0x246e8 - Transmit Multicast Packet Counter */
  676. uint tbca; /* 0x246ec - Transmit Broadcast Packet Counter */
  677. uint txpf; /* 0x246f0 - Transmit Pause Control Frame Counter */
  678. uint tdfr; /* 0x246f4 - Transmit Deferral Packet Counter */
  679. uint tedf; /* 0x246f8 - Transmit Excessive Deferral Packet Counter */
  680. uint tscl; /* 0x246fc - Transmit Single Collision Packet Counter */
  681. uint tmcl; /* 0x24700 - Transmit Multiple Collision Packet Counter */
  682. uint tlcl; /* 0x24704 - Transmit Late Collision Packet Counter */
  683. uint txcl; /* 0x24708 - Transmit Excessive Collision Packet Counter */
  684. uint tncl; /* 0x2470c - Transmit Total Collision Counter */
  685. char res49[4];
  686. uint tdrp; /* 0x24714 - Transmit Drop Frame Counter */
  687. uint tjbr; /* 0x24718 - Transmit Jabber Frame Counter */
  688. uint tfcs; /* 0x2471c - Transmit FCS Error Counter */
  689. uint txcf; /* 0x24720 - Transmit Control Frame Counter */
  690. uint tovr; /* 0x24724 - Transmit Oversize Frame Counter */
  691. uint tund; /* 0x24728 - Transmit Undersize Frame Counter */
  692. uint tfrg; /* 0x2472c - Transmit Fragments Frame Counter */
  693. uint car1; /* 0x24730 - Carry Register One */
  694. uint car2; /* 0x24734 - Carry Register Two */
  695. uint cam1; /* 0x24738 - Carry Mask Register One */
  696. uint cam2; /* 0x2473c - Carry Mask Register Two */
  697. uint rrej; /* 0x24740 - Receive filer rejected packet counter */
  698. char res50[188];
  699. uint iaddr0; /* 0x24800 - Indivdual address register 0 */
  700. uint iaddr1; /* 0x24804 - Indivdual address register 1 */
  701. uint iaddr2; /* 0x24808 - Indivdual address register 2 */
  702. uint iaddr3; /* 0x2480c - Indivdual address register 3 */
  703. uint iaddr4; /* 0x24810 - Indivdual address register 4 */
  704. uint iaddr5; /* 0x24814 - Indivdual address register 5 */
  705. uint iaddr6; /* 0x24818 - Indivdual address register 6 */
  706. uint iaddr7; /* 0x2481c - Indivdual address register 7 */
  707. char res51[96];
  708. uint gaddr0; /* 0x24880 - Global address register 0 */
  709. uint gaddr1; /* 0x24884 - Global address register 1 */
  710. uint gaddr2; /* 0x24888 - Global address register 2 */
  711. uint gaddr3; /* 0x2488c - Global address register 3 */
  712. uint gaddr4; /* 0x24890 - Global address register 4 */
  713. uint gaddr5; /* 0x24894 - Global address register 5 */
  714. uint gaddr6; /* 0x24898 - Global address register 6 */
  715. uint gaddr7; /* 0x2489c - Global address register 7 */
  716. char res52[352];
  717. uint fifocfg; /* 0x24A00 - FIFO interface configuration register */
  718. char res53[500];
  719. uint attr; /* 0x24BF8 - DMA Attribute register */
  720. uint attreli; /* 0x24BFC - DMA Attribute extract length and index register */
  721. char res54[1024];
  722. } ccsr_tsec_t;
  723. /* PIC Registers(0x4_0000-0x6_1000) */
  724. typedef struct ccsr_pic {
  725. char res1[64];
  726. uint ipidr0; /* 0x40040 - Interprocessor Interrupt Dispatch Register 0 */
  727. char res2[12];
  728. uint ipidr1; /* 0x40050 - Interprocessor Interrupt Dispatch Register 1 */
  729. char res3[12];
  730. uint ipidr2; /* 0x40060 - Interprocessor Interrupt Dispatch Register 2 */
  731. char res4[12];
  732. uint ipidr3; /* 0x40070 - Interprocessor Interrupt Dispatch Register 3 */
  733. char res5[12];
  734. uint ctpr; /* 0x40080 - Current Task Priority Register */
  735. char res6[12];
  736. uint whoami; /* 0x40090 - Who Am I Register */
  737. char res7[12];
  738. uint iack; /* 0x400a0 - Interrupt Acknowledge Register */
  739. char res8[12];
  740. uint eoi; /* 0x400b0 - End Of Interrupt Register */
  741. char res9[3916];
  742. uint frr; /* 0x41000 - Feature Reporting Register */
  743. char res10[28];
  744. uint gcr; /* 0x41020 - Global Configuration Register */
  745. char res11[92];
  746. uint vir; /* 0x41080 - Vendor Identification Register */
  747. char res12[12];
  748. uint pir; /* 0x41090 - Processor Initialization Register */
  749. char res13[12];
  750. uint ipivpr0; /* 0x410a0 - IPI Vector/Priority Register 0 */
  751. char res14[12];
  752. uint ipivpr1; /* 0x410b0 - IPI Vector/Priority Register 1 */
  753. char res15[12];
  754. uint ipivpr2; /* 0x410c0 - IPI Vector/Priority Register 2 */
  755. char res16[12];
  756. uint ipivpr3; /* 0x410d0 - IPI Vector/Priority Register 3 */
  757. char res17[12];
  758. uint svr; /* 0x410e0 - Spurious Vector Register */
  759. char res18[12];
  760. uint tfrr; /* 0x410f0 - Timer Frequency Reporting Register */
  761. char res19[12];
  762. uint gtccr0; /* 0x41100 - Global Timer Current Count Register 0 */
  763. char res20[12];
  764. uint gtbcr0; /* 0x41110 - Global Timer Base Count Register 0 */
  765. char res21[12];
  766. uint gtvpr0; /* 0x41120 - Global Timer Vector/Priority Register 0 */
  767. char res22[12];
  768. uint gtdr0; /* 0x41130 - Global Timer Destination Register 0 */
  769. char res23[12];
  770. uint gtccr1; /* 0x41140 - Global Timer Current Count Register 1 */
  771. char res24[12];
  772. uint gtbcr1; /* 0x41150 - Global Timer Base Count Register 1 */
  773. char res25[12];
  774. uint gtvpr1; /* 0x41160 - Global Timer Vector/Priority Register 1 */
  775. char res26[12];
  776. uint gtdr1; /* 0x41170 - Global Timer Destination Register 1 */
  777. char res27[12];
  778. uint gtccr2; /* 0x41180 - Global Timer Current Count Register 2 */
  779. char res28[12];
  780. uint gtbcr2; /* 0x41190 - Global Timer Base Count Register 2 */
  781. char res29[12];
  782. uint gtvpr2; /* 0x411a0 - Global Timer Vector/Priority Register 2 */
  783. char res30[12];
  784. uint gtdr2; /* 0x411b0 - Global Timer Destination Register 2 */
  785. char res31[12];
  786. uint gtccr3; /* 0x411c0 - Global Timer Current Count Register 3 */
  787. char res32[12];
  788. uint gtbcr3; /* 0x411d0 - Global Timer Base Count Register 3 */
  789. char res33[12];
  790. uint gtvpr3; /* 0x411e0 - Global Timer Vector/Priority Register 3 */
  791. char res34[12];
  792. uint gtdr3; /* 0x411f0 - Global Timer Destination Register 3 */
  793. char res35[268];
  794. uint tcr; /* 0x41300 - Timer Control Register */
  795. char res36[12];
  796. uint irqsr0; /* 0x41310 - IRQ_OUT Summary Register 0 */
  797. char res37[12];
  798. uint irqsr1; /* 0x41320 - IRQ_OUT Summary Register 1 */
  799. char res38[12];
  800. uint cisr0; /* 0x41330 - Critical Interrupt Summary Register 0 */
  801. char res39[12];
  802. uint cisr1; /* 0x41340 - Critical Interrupt Summary Register 1 */
  803. char res40[12];
  804. uint pm0mr0; /* 0x41350 - Performance monitor 0 mask register 0 */
  805. char res41[12];
  806. uint pm0mr1; /* 0x41360 - Performance monitor 0 mask register 1 */
  807. char res42[12];
  808. uint pm1mr0; /* 0x41370 - Performance monitor 1 mask register 0 */
  809. char res43[12];
  810. uint pm1mr1; /* 0x41380 - Performance monitor 1 mask register 1 */
  811. char res44[12];
  812. uint pm2mr0; /* 0x41390 - Performance monitor 2 mask register 0 */
  813. char res45[12];
  814. uint pm2mr1; /* 0x413A0 - Performance monitor 2 mask register 1 */
  815. char res46[12];
  816. uint pm3mr0; /* 0x413B0 - Performance monitor 3 mask register 0 */
  817. char res47[12];
  818. uint pm3mr1; /* 0x413C0 - Performance monitor 3 mask register 1 */
  819. char res48[60];
  820. uint msgr0; /* 0x41400 - Message Register 0 */
  821. char res49[12];
  822. uint msgr1; /* 0x41410 - Message Register 1 */
  823. char res50[12];
  824. uint msgr2; /* 0x41420 - Message Register 2 */
  825. char res51[12];
  826. uint msgr3; /* 0x41430 - Message Register 3 */
  827. char res52[204];
  828. uint mer; /* 0x41500 - Message Enable Register */
  829. char res53[12];
  830. uint msr; /* 0x41510 - Message Status Register */
  831. char res54[60140];
  832. uint eivpr0; /* 0x50000 - External Interrupt Vector/Priority Register 0 */
  833. char res55[12];
  834. uint eidr0; /* 0x50010 - External Interrupt Destination Register 0 */
  835. char res56[12];
  836. uint eivpr1; /* 0x50020 - External Interrupt Vector/Priority Register 1 */
  837. char res57[12];
  838. uint eidr1; /* 0x50030 - External Interrupt Destination Register 1 */
  839. char res58[12];
  840. uint eivpr2; /* 0x50040 - External Interrupt Vector/Priority Register 2 */
  841. char res59[12];
  842. uint eidr2; /* 0x50050 - External Interrupt Destination Register 2 */
  843. char res60[12];
  844. uint eivpr3; /* 0x50060 - External Interrupt Vector/Priority Register 3 */
  845. char res61[12];
  846. uint eidr3; /* 0x50070 - External Interrupt Destination Register 3 */
  847. char res62[12];
  848. uint eivpr4; /* 0x50080 - External Interrupt Vector/Priority Register 4 */
  849. char res63[12];
  850. uint eidr4; /* 0x50090 - External Interrupt Destination Register 4 */
  851. char res64[12];
  852. uint eivpr5; /* 0x500a0 - External Interrupt Vector/Priority Register 5 */
  853. char res65[12];
  854. uint eidr5; /* 0x500b0 - External Interrupt Destination Register 5 */
  855. char res66[12];
  856. uint eivpr6; /* 0x500c0 - External Interrupt Vector/Priority Register 6 */
  857. char res67[12];
  858. uint eidr6; /* 0x500d0 - External Interrupt Destination Register 6 */
  859. char res68[12];
  860. uint eivpr7; /* 0x500e0 - External Interrupt Vector/Priority Register 7 */
  861. char res69[12];
  862. uint eidr7; /* 0x500f0 - External Interrupt Destination Register 7 */
  863. char res70[12];
  864. uint eivpr8; /* 0x50100 - External Interrupt Vector/Priority Register 8 */
  865. char res71[12];
  866. uint eidr8; /* 0x50110 - External Interrupt Destination Register 8 */
  867. char res72[12];
  868. uint eivpr9; /* 0x50120 - External Interrupt Vector/Priority Register 9 */
  869. char res73[12];
  870. uint eidr9; /* 0x50130 - External Interrupt Destination Register 9 */
  871. char res74[12];
  872. uint eivpr10; /* 0x50140 - External Interrupt Vector/Priority Register 10 */
  873. char res75[12];
  874. uint eidr10; /* 0x50150 - External Interrupt Destination Register 10 */
  875. char res76[12];
  876. uint eivpr11; /* 0x50160 - External Interrupt Vector/Priority Register 11 */
  877. char res77[12];
  878. uint eidr11; /* 0x50170 - External Interrupt Destination Register 11 */
  879. char res78[140];
  880. uint iivpr0; /* 0x50200 - Internal Interrupt Vector/Priority Register 0 */
  881. char res79[12];
  882. uint iidr0; /* 0x50210 - Internal Interrupt Destination Register 0 */
  883. char res80[12];
  884. uint iivpr1; /* 0x50220 - Internal Interrupt Vector/Priority Register 1 */
  885. char res81[12];
  886. uint iidr1; /* 0x50230 - Internal Interrupt Destination Register 1 */
  887. char res82[12];
  888. uint iivpr2; /* 0x50240 - Internal Interrupt Vector/Priority Register 2 */
  889. char res83[12];
  890. uint iidr2; /* 0x50250 - Internal Interrupt Destination Register 2 */
  891. char res84[12];
  892. uint iivpr3; /* 0x50260 - Internal Interrupt Vector/Priority Register 3 */
  893. char res85[12];
  894. uint iidr3; /* 0x50270 - Internal Interrupt Destination Register 3 */
  895. char res86[12];
  896. uint iivpr4; /* 0x50280 - Internal Interrupt Vector/Priority Register 4 */
  897. char res87[12];
  898. uint iidr4; /* 0x50290 - Internal Interrupt Destination Register 4 */
  899. char res88[12];
  900. uint iivpr5; /* 0x502a0 - Internal Interrupt Vector/Priority Register 5 */
  901. char res89[12];
  902. uint iidr5; /* 0x502b0 - Internal Interrupt Destination Register 5 */
  903. char res90[12];
  904. uint iivpr6; /* 0x502c0 - Internal Interrupt Vector/Priority Register 6 */
  905. char res91[12];
  906. uint iidr6; /* 0x502d0 - Internal Interrupt Destination Register 6 */
  907. char res92[12];
  908. uint iivpr7; /* 0x502e0 - Internal Interrupt Vector/Priority Register 7 */
  909. char res93[12];
  910. uint iidr7; /* 0x502f0 - Internal Interrupt Destination Register 7 */
  911. char res94[12];
  912. uint iivpr8; /* 0x50300 - Internal Interrupt Vector/Priority Register 8 */
  913. char res95[12];
  914. uint iidr8; /* 0x50310 - Internal Interrupt Destination Register 8 */
  915. char res96[12];
  916. uint iivpr9; /* 0x50320 - Internal Interrupt Vector/Priority Register 9 */
  917. char res97[12];
  918. uint iidr9; /* 0x50330 - Internal Interrupt Destination Register 9 */
  919. char res98[12];
  920. uint iivpr10; /* 0x50340 - Internal Interrupt Vector/Priority Register 10 */
  921. char res99[12];
  922. uint iidr10; /* 0x50350 - Internal Interrupt Destination Register 10 */
  923. char res100[12];
  924. uint iivpr11; /* 0x50360 - Internal Interrupt Vector/Priority Register 11 */
  925. char res101[12];
  926. uint iidr11; /* 0x50370 - Internal Interrupt Destination Register 11 */
  927. char res102[12];
  928. uint iivpr12; /* 0x50380 - Internal Interrupt Vector/Priority Register 12 */
  929. char res103[12];
  930. uint iidr12; /* 0x50390 - Internal Interrupt Destination Register 12 */
  931. char res104[12];
  932. uint iivpr13; /* 0x503a0 - Internal Interrupt Vector/Priority Register 13 */
  933. char res105[12];
  934. uint iidr13; /* 0x503b0 - Internal Interrupt Destination Register 13 */
  935. char res106[12];
  936. uint iivpr14; /* 0x503c0 - Internal Interrupt Vector/Priority Register 14 */
  937. char res107[12];
  938. uint iidr14; /* 0x503d0 - Internal Interrupt Destination Register 14 */
  939. char res108[12];
  940. uint iivpr15; /* 0x503e0 - Internal Interrupt Vector/Priority Register 15 */
  941. char res109[12];
  942. uint iidr15; /* 0x503f0 - Internal Interrupt Destination Register 15 */
  943. char res110[12];
  944. uint iivpr16; /* 0x50400 - Internal Interrupt Vector/Priority Register 16 */
  945. char res111[12];
  946. uint iidr16; /* 0x50410 - Internal Interrupt Destination Register 16 */
  947. char res112[12];
  948. uint iivpr17; /* 0x50420 - Internal Interrupt Vector/Priority Register 17 */
  949. char res113[12];
  950. uint iidr17; /* 0x50430 - Internal Interrupt Destination Register 17 */
  951. char res114[12];
  952. uint iivpr18; /* 0x50440 - Internal Interrupt Vector/Priority Register 18 */
  953. char res115[12];
  954. uint iidr18; /* 0x50450 - Internal Interrupt Destination Register 18 */
  955. char res116[12];
  956. uint iivpr19; /* 0x50460 - Internal Interrupt Vector/Priority Register 19 */
  957. char res117[12];
  958. uint iidr19; /* 0x50470 - Internal Interrupt Destination Register 19 */
  959. char res118[12];
  960. uint iivpr20; /* 0x50480 - Internal Interrupt Vector/Priority Register 20 */
  961. char res119[12];
  962. uint iidr20; /* 0x50490 - Internal Interrupt Destination Register 20 */
  963. char res120[12];
  964. uint iivpr21; /* 0x504a0 - Internal Interrupt Vector/Priority Register 21 */
  965. char res121[12];
  966. uint iidr21; /* 0x504b0 - Internal Interrupt Destination Register 21 */
  967. char res122[12];
  968. uint iivpr22; /* 0x504c0 - Internal Interrupt Vector/Priority Register 22 */
  969. char res123[12];
  970. uint iidr22; /* 0x504d0 - Internal Interrupt Destination Register 22 */
  971. char res124[12];
  972. uint iivpr23; /* 0x504e0 - Internal Interrupt Vector/Priority Register 23 */
  973. char res125[12];
  974. uint iidr23; /* 0x504f0 - Internal Interrupt Destination Register 23 */
  975. char res126[12];
  976. uint iivpr24; /* 0x50500 - Internal Interrupt Vector/Priority Register 24 */
  977. char res127[12];
  978. uint iidr24; /* 0x50510 - Internal Interrupt Destination Register 24 */
  979. char res128[12];
  980. uint iivpr25; /* 0x50520 - Internal Interrupt Vector/Priority Register 25 */
  981. char res129[12];
  982. uint iidr25; /* 0x50530 - Internal Interrupt Destination Register 25 */
  983. char res130[12];
  984. uint iivpr26; /* 0x50540 - Internal Interrupt Vector/Priority Register 26 */
  985. char res131[12];
  986. uint iidr26; /* 0x50550 - Internal Interrupt Destination Register 26 */
  987. char res132[12];
  988. uint iivpr27; /* 0x50560 - Internal Interrupt Vector/Priority Register 27 */
  989. char res133[12];
  990. uint iidr27; /* 0x50570 - Internal Interrupt Destination Register 27 */
  991. char res134[12];
  992. uint iivpr28; /* 0x50580 - Internal Interrupt Vector/Priority Register 28 */
  993. char res135[12];
  994. uint iidr28; /* 0x50590 - Internal Interrupt Destination Register 28 */
  995. char res136[12];
  996. uint iivpr29; /* 0x505a0 - Internal Interrupt Vector/Priority Register 29 */
  997. char res137[12];
  998. uint iidr29; /* 0x505b0 - Internal Interrupt Destination Register 29 */
  999. char res138[12];
  1000. uint iivpr30; /* 0x505c0 - Internal Interrupt Vector/Priority Register 30 */
  1001. char res139[12];
  1002. uint iidr30; /* 0x505d0 - Internal Interrupt Destination Register 30 */
  1003. char res140[12];
  1004. uint iivpr31; /* 0x505e0 - Internal Interrupt Vector/Priority Register 31 */
  1005. char res141[12];
  1006. uint iidr31; /* 0x505f0 - Internal Interrupt Destination Register 31 */
  1007. char res142[4108];
  1008. uint mivpr0; /* 0x51600 - Messaging Interrupt Vector/Priority Register 0 */
  1009. char res143[12];
  1010. uint midr0; /* 0x51610 - Messaging Interrupt Destination Register 0 */
  1011. char res144[12];
  1012. uint mivpr1; /* 0x51620 - Messaging Interrupt Vector/Priority Register 1 */
  1013. char res145[12];
  1014. uint midr1; /* 0x51630 - Messaging Interrupt Destination Register 1 */
  1015. char res146[12];
  1016. uint mivpr2; /* 0x51640 - Messaging Interrupt Vector/Priority Register 2 */
  1017. char res147[12];
  1018. uint midr2; /* 0x51650 - Messaging Interrupt Destination Register 2 */
  1019. char res148[12];
  1020. uint mivpr3; /* 0x51660 - Messaging Interrupt Vector/Priority Register 3 */
  1021. char res149[12];
  1022. uint midr3; /* 0x51670 - Messaging Interrupt Destination Register 3 */
  1023. char res150[59852];
  1024. uint ipi0dr0; /* 0x60040 - Processor 0 Interprocessor Interrupt Dispatch Register 0 */
  1025. char res151[12];
  1026. uint ipi0dr1; /* 0x60050 - Processor 0 Interprocessor Interrupt Dispatch Register 1 */
  1027. char res152[12];
  1028. uint ipi0dr2; /* 0x60060 - Processor 0 Interprocessor Interrupt Dispatch Register 2 */
  1029. char res153[12];
  1030. uint ipi0dr3; /* 0x60070 - Processor 0 Interprocessor Interrupt Dispatch Register 3 */
  1031. char res154[12];
  1032. uint ctpr0; /* 0x60080 - Current Task Priority Register for Processor 0 */
  1033. char res155[12];
  1034. uint whoami0; /* 0x60090 - Who Am I Register for Processor 0 */
  1035. char res156[12];
  1036. uint iack0; /* 0x600a0 - Interrupt Acknowledge Register for Processor 0 */
  1037. char res157[12];
  1038. uint eoi0; /* 0x600b0 - End Of Interrupt Register for Processor 0 */
  1039. char res158[3916];
  1040. } ccsr_pic_t;
  1041. /* RapidIO Registers(0xc_0000-0xe_0000) */
  1042. typedef struct ccsr_rio {
  1043. uint didcar; /* 0xc0000 - Device Identity Capability Register */
  1044. uint dicar; /* 0xc0004 - Device Information Capability Register */
  1045. uint aidcar; /* 0xc0008 - Assembly Identity Capability Register */
  1046. uint aicar; /* 0xc000c - Assembly Information Capability Register */
  1047. uint pefcar; /* 0xc0010 - Processing Element Features Capability Register */
  1048. uint spicar; /* 0xc0014 - Switch Port Information Capability Register */
  1049. uint socar; /* 0xc0018 - Source Operations Capability Register */
  1050. uint docar; /* 0xc001c - Destination Operations Capability Register */
  1051. char res1[32];
  1052. uint msr; /* 0xc0040 - Mailbox Command And Status Register */
  1053. uint pwdcsr; /* 0xc0044 - Port-Write and Doorbell Command And Status Register */
  1054. char res2[4];
  1055. uint pellccsr; /* 0xc004c - Processing Element Logic Layer Control Command and Status Register */
  1056. char res3[12];
  1057. uint lcsbacsr; /* 0xc005c - Local Configuration Space Base Address Command and Status Register */
  1058. uint bdidcsr; /* 0xc0060 - Base Device ID Command and Status Register */
  1059. char res4[4];
  1060. uint hbdidlcsr; /* 0xc0068 - Host Base Device ID Lock Command and Status Register */
  1061. uint ctcsr; /* 0xc006c - Component Tag Command and Status Register */
  1062. char res5[144];
  1063. uint pmbh0csr; /* 0xc0100 - 8/16 LP-LVDS Port Maintenance Block Header 0 Command and Status Register */
  1064. char res6[28];
  1065. uint pltoccsr; /* 0xc0120 - Port Link Time-out Control Command and Status Register */
  1066. uint prtoccsr; /* 0xc0124 - Port Response Time-out Control Command and Status Register */
  1067. char res7[20];
  1068. uint pgccsr; /* 0xc013c - Port General Command and Status Register */
  1069. uint plmreqcsr; /* 0xc0140 - Port Link Maintenance Request Command and Status Register */
  1070. uint plmrespcsr; /* 0xc0144 - Port Link Maintenance Response Command and Status Register */
  1071. uint plascsr; /* 0xc0148 - Port Local Ackid Status Command and Status Register */
  1072. char res8[12];
  1073. uint pescsr; /* 0xc0158 - Port Error and Status Command and Status Register */
  1074. uint pccsr; /* 0xc015c - Port Control Command and Status Register */
  1075. char res9[1184];
  1076. uint erbh; /* 0xc0600 - Error Reporting Block Header Register */
  1077. char res10[4];
  1078. uint ltledcsr; /* 0xc0608 - Logical/Transport layer error detect status register */
  1079. uint ltleecsr; /* 0xc060c - Logical/Transport layer error enable register */
  1080. char res11[4];
  1081. uint ltlaccsr; /* 0xc0614 - Logical/Transport layer addresss capture register */
  1082. uint ltldidccsr; /* 0xc0618 - Logical/Transport layer device ID capture register */
  1083. uint ltlcccsr; /* 0xc061c - Logical/Transport layer control capture register */
  1084. char res12[32];
  1085. uint edcsr; /* 0xc0640 - Port 0 error detect status register */
  1086. uint erecsr; /* 0xc0644 - Port 0 error rate enable status register */
  1087. uint ecacsr; /* 0xc0648 - Port 0 error capture attributes register */
  1088. uint pcseccsr0; /* 0xc064c - Port 0 packet/control symbol error capture register 0 */
  1089. uint peccsr1; /* 0xc0650 - Port 0 error capture command and status register 1 */
  1090. uint peccsr2; /* 0xc0654 - Port 0 error capture command and status register 2 */
  1091. uint peccsr3; /* 0xc0658 - Port 0 error capture command and status register 3 */
  1092. char res13[12];
  1093. uint ercsr; /* 0xc0668 - Port 0 error rate command and status register */
  1094. uint ertcsr; /* 0xc066C - Port 0 error rate threshold status register*/
  1095. char res14[63892];
  1096. uint llcr; /* 0xd0004 - Logical Layer Configuration Register */
  1097. char res15[12];
  1098. uint epwisr; /* 0xd0010 - Error / Port-Write Interrupt Status Register */
  1099. char res16[12];
  1100. uint lretcr; /* 0xd0020 - Logical Retry Error Threshold Configuration Register */
  1101. char res17[92];
  1102. uint pretcr; /* 0xd0080 - Physical Retry Erorr Threshold Configuration Register */
  1103. char res18[124];
  1104. uint adidcsr; /* 0xd0100 - Port 0 Alt. Device ID Command and Status Register */
  1105. char res19[28];
  1106. uint ptaacr; /* 0xd0120 - Port 0 Pass-Through/Accept-All Configuration Register */
  1107. char res20[12];
  1108. uint iecsr; /* 0xd0130 - Port 0 Implementation Error Status Register */
  1109. char res21[12];
  1110. uint pcr; /* 0xd0140 - Port 0 Phsyical Configuration RegisterRegister */
  1111. char res22[20];
  1112. uint slcsr; /* 0xd0158 - Port 0 Serial Link Command and Status Register */
  1113. char res23[4];
  1114. uint sleir; /* 0xd0160 - Port 0 Serial Link Error Injection Register */
  1115. char res24[2716];
  1116. uint rowtar0; /* 0xd0c00 - RapidIO Outbound Window Translation Address Register 0 */
  1117. uint rowtear0; /* 0xd0c04 - RapidIO Outbound Window Translation Ext. Address Register 0 */
  1118. char res25[8];
  1119. uint rowar0; /* 0xd0c10 - RapidIO Outbound Attributes Register 0 */
  1120. char res26[12];
  1121. uint rowtar1; /* 0xd0c20 - RapidIO Outbound Window Translation Address Register 1 */
  1122. uint rowtear1; /* 0xd0c24 - RapidIO Outbound Window Translation Ext. Address Register 1 */
  1123. uint rowbar1; /* 0xd0c28 - RapidIO Outbound Window Base Address Register 1 */
  1124. char res27[4];
  1125. uint rowar1; /* 0xd0c30 - RapidIO Outbound Attributes Register 1 */
  1126. uint rows1r1; /* 0xd0c34 - RapidIO Outbound Window Segment 1 Register 1 */
  1127. uint rows2r1; /* 0xd0c38 - RapidIO Outbound Window Segment 2 Register 1 */
  1128. uint rows3r1; /* 0xd0c3c - RapidIO Outbound Window Segment 3 Register 1 */
  1129. uint rowtar2; /* 0xd0c40 - RapidIO Outbound Window Translation Address Register 2 */
  1130. uint rowtear2; /* 0xd0c44 - RapidIO Outbound Window Translation Ext. Address Register 2 */
  1131. uint rowbar2; /* 0xd0c48 - RapidIO Outbound Window Base Address Register 2 */
  1132. char res28[4];
  1133. uint rowar2; /* 0xd0c50 - RapidIO Outbound Attributes Register 2 */
  1134. uint rows1r2; /* 0xd0c54 - RapidIO Outbound Window Segment 1 Register 2 */
  1135. uint rows2r2; /* 0xd0c58 - RapidIO Outbound Window Segment 2 Register 2 */
  1136. uint rows3r2; /* 0xd0c5c - RapidIO Outbound Window Segment 3 Register 2 */
  1137. uint rowtar3; /* 0xd0c60 - RapidIO Outbound Window Translation Address Register 3 */
  1138. uint rowtear3; /* 0xd0c64 - RapidIO Outbound Window Translation Ext. Address Register 3 */
  1139. uint rowbar3; /* 0xd0c68 - RapidIO Outbound Window Base Address Register 3 */
  1140. char res29[4];
  1141. uint rowar3; /* 0xd0c70 - RapidIO Outbound Attributes Register 3 */
  1142. uint rows1r3; /* 0xd0c74 - RapidIO Outbound Window Segment 1 Register 3 */
  1143. uint rows2r3; /* 0xd0c78 - RapidIO Outbound Window Segment 2 Register 3 */
  1144. uint rows3r3; /* 0xd0c7c - RapidIO Outbound Window Segment 3 Register 3 */
  1145. uint rowtar4; /* 0xd0c80 - RapidIO Outbound Window Translation Address Register 4 */
  1146. uint rowtear4; /* 0xd0c84 - RapidIO Outbound Window Translation Ext. Address Register 4 */
  1147. uint rowbar4; /* 0xd0c88 - RapidIO Outbound Window Base Address Register 4 */
  1148. char res30[4];
  1149. uint rowar4; /* 0xd0c90 - RapidIO Outbound Attributes Register 4 */
  1150. uint rows1r4; /* 0xd0c94 - RapidIO Outbound Window Segment 1 Register 4 */
  1151. uint rows2r4; /* 0xd0c98 - RapidIO Outbound Window Segment 2 Register 4 */
  1152. uint rows3r4; /* 0xd0c9c - RapidIO Outbound Window Segment 3 Register 4 */
  1153. uint rowtar5; /* 0xd0ca0 - RapidIO Outbound Window Translation Address Register 5 */
  1154. uint rowtear5; /* 0xd0ca4 - RapidIO Outbound Window Translation Ext. Address Register 5 */
  1155. uint rowbar5; /* 0xd0ca8 - RapidIO Outbound Window Base Address Register 5 */
  1156. char res31[4];
  1157. uint rowar5; /* 0xd0cb0 - RapidIO Outbound Attributes Register 5 */
  1158. uint rows1r5; /* 0xd0cb4 - RapidIO Outbound Window Segment 1 Register 5 */
  1159. uint rows2r5; /* 0xd0cb8 - RapidIO Outbound Window Segment 2 Register 5 */
  1160. uint rows3r5; /* 0xd0cbc - RapidIO Outbound Window Segment 3 Register 5 */
  1161. uint rowtar6; /* 0xd0cc0 - RapidIO Outbound Window Translation Address Register 6 */
  1162. uint rowtear6; /* 0xd0cc4 - RapidIO Outbound Window Translation Ext. Address Register 6 */
  1163. uint rowbar6; /* 0xd0cc8 - RapidIO Outbound Window Base Address Register 6 */
  1164. char res32[4];
  1165. uint rowar6; /* 0xd0cd0 - RapidIO Outbound Attributes Register 6 */
  1166. uint rows1r6; /* 0xd0cd4 - RapidIO Outbound Window Segment 1 Register 6 */
  1167. uint rows2r6; /* 0xd0cd8 - RapidIO Outbound Window Segment 2 Register 6 */
  1168. uint rows3r6; /* 0xd0cdc - RapidIO Outbound Window Segment 3 Register 6 */
  1169. uint rowtar7; /* 0xd0ce0 - RapidIO Outbound Window Translation Address Register 7 */
  1170. uint rowtear7; /* 0xd0ce4 - RapidIO Outbound Window Translation Ext. Address Register 7 */
  1171. uint rowbar7; /* 0xd0ce8 - RapidIO Outbound Window Base Address Register 7 */
  1172. char res33[4];
  1173. uint rowar7; /* 0xd0cf0 - RapidIO Outbound Attributes Register 7 */
  1174. uint rows1r7; /* 0xd0cf4 - RapidIO Outbound Window Segment 1 Register 7 */
  1175. uint rows2r7; /* 0xd0cf8 - RapidIO Outbound Window Segment 2 Register 7 */
  1176. uint rows3r7; /* 0xd0cfc - RapidIO Outbound Window Segment 3 Register 7 */
  1177. uint rowtar8; /* 0xd0d00 - RapidIO Outbound Window Translation Address Register 8 */
  1178. uint rowtear8; /* 0xd0d04 - RapidIO Outbound Window Translation Ext. Address Register 8 */
  1179. uint rowbar8; /* 0xd0d08 - RapidIO Outbound Window Base Address Register 8 */
  1180. char res34[4];
  1181. uint rowar8; /* 0xd0d10 - RapidIO Outbound Attributes Register 8 */
  1182. uint rows1r8; /* 0xd0d14 - RapidIO Outbound Window Segment 1 Register 8 */
  1183. uint rows2r8; /* 0xd0d18 - RapidIO Outbound Window Segment 2 Register 8 */
  1184. uint rows3r8; /* 0xd0d1c - RapidIO Outbound Window Segment 3 Register 8 */
  1185. char res35[64];
  1186. uint riwtar4; /* 0xd0d60 - RapidIO Inbound Window Translation Address Register 4 */
  1187. uint riwbar4; /* 0xd0d68 - RapidIO Inbound Window Base Address Register 4 */
  1188. char res36[4];
  1189. uint riwar4; /* 0xd0d70 - RapidIO Inbound Attributes Register 4 */
  1190. char res37[12];
  1191. uint riwtar3; /* 0xd0d80 - RapidIO Inbound Window Translation Address Register 3 */
  1192. char res38[4];
  1193. uint riwbar3; /* 0xd0d88 - RapidIO Inbound Window Base Address Register 3 */
  1194. char res39[4];
  1195. uint riwar3; /* 0xd0d90 - RapidIO Inbound Attributes Register 3 */
  1196. char res40[12];
  1197. uint riwtar2; /* 0xd0da0 - RapidIO Inbound Window Translation Address Register 2 */
  1198. char res41[4];
  1199. uint riwbar2; /* 0xd0da8 - RapidIO Inbound Window Base Address Register 2 */
  1200. char res42[4];
  1201. uint riwar2; /* 0xd0db0 - RapidIO Inbound Attributes Register 2 */
  1202. char res43[12];
  1203. uint riwtar1; /* 0xd0dc0 - RapidIO Inbound Window Translation Address Register 1 */
  1204. char res44[4];
  1205. uint riwbar1; /* 0xd0dc8 - RapidIO Inbound Window Base Address Register 1 */
  1206. char res45[4];
  1207. uint riwar1; /* 0xd0dd0 - RapidIO Inbound Attributes Register 1 */
  1208. char res46[12];
  1209. uint riwtar0; /* 0xd0de0 - RapidIO Inbound Window Translation Address Register 0 */
  1210. char res47[12];
  1211. uint riwar0; /* 0xd0df0 - RapidIO Inbound Attributes Register 0 */
  1212. char res48[12];
  1213. uint pnfedr; /* 0xd0e00 - Port Notification/Fatal Error Detect Register */
  1214. uint pnfedir; /* 0xd0e04 - Port Notification/Fatal Error Detect Register */
  1215. uint pnfeier; /* 0xd0e08 - Port Notification/Fatal Error Interrupt Enable Register */
  1216. uint pecr; /* 0xd0e0c - Port Error Control Register */
  1217. uint pepcsr0; /* 0xd0e10 - Port Error Packet/Control Symbol Register 0 */
  1218. uint pepr1; /* 0xd0e14 - Port Error Packet Register 1 */
  1219. uint pepr2; /* 0xd0e18 - Port Error Packet Register 2 */
  1220. char res49[4];
  1221. uint predr; /* 0xd0e20 - Port Recoverable Error Detect Register */
  1222. char res50[4];
  1223. uint pertr; /* 0xd0e28 - Port Error Recovery Threshold Register */
  1224. uint prtr; /* 0xd0e2c - Port Retry Threshold Register */
  1225. char res51[8656];
  1226. uint omr; /* 0xd3000 - Outbound Mode Register */
  1227. uint osr; /* 0xd3004 - Outbound Status Register */
  1228. uint eodqtpar; /* 0xd3008 - Extended Outbound Descriptor Queue Tail Pointer Address Register */
  1229. uint odqtpar; /* 0xd300c - Outbound Descriptor Queue Tail Pointer Address Register */
  1230. uint eosar; /* 0xd3010 - Extended Outbound Unit Source Address Register */
  1231. uint osar; /* 0xd3014 - Outbound Unit Source Address Register */
  1232. uint odpr; /* 0xd3018 - Outbound Destination Port Register */
  1233. uint odatr; /* 0xd301c - Outbound Destination Attributes Register */
  1234. uint odcr; /* 0xd3020 - Outbound Doubleword Count Register */
  1235. uint eodqhpar; /* 0xd3024 - Extended Outbound Descriptor Queue Head Pointer Address Register */
  1236. uint odqhpar; /* 0xd3028 - Outbound Descriptor Queue Head Pointer Address Register */
  1237. uint oretr; /* 0xd302C - Outbound Retry Error Threshold Register */
  1238. uint omgr; /* 0xd3030 - Outbound Multicast Group Register */
  1239. uint omlr; /* 0xd3034 - Outbound Multicast List Register */
  1240. char res52[40];
  1241. uint imr; /* 0xd3060 - Outbound Mode Register */
  1242. uint isr; /* 0xd3064 - Inbound Status Register */
  1243. uint eidqtpar; /* 0xd3068 - Extended Inbound Descriptor Queue Tail Pointer Address Register */
  1244. uint idqtpar; /* 0xd306c - Inbound Descriptor Queue Tail Pointer Address Register */
  1245. uint eifqhpar; /* 0xd3070 - Extended Inbound Frame Queue Head Pointer Address Register */
  1246. uint ifqhpar; /* 0xd3074 - Inbound Frame Queue Head Pointer Address Register */
  1247. uint imirir; /* 0xd3078 - Inbound Maximum Interrutp Report Interval Register */
  1248. char res53[900];
  1249. uint oddmr; /* 0xd3400 - Outbound Doorbell Mode Register */
  1250. uint oddsr; /* 0xd3404 - Outbound Doorbell Status Register */
  1251. char res54[16];
  1252. uint oddpr; /* 0xd3418 - Outbound Doorbell Destination Port Register */
  1253. uint oddatr; /* 0xd341C - Outbound Doorbell Destination Attributes Register */
  1254. char res55[12];
  1255. uint oddretr; /* 0xd342C - Outbound Doorbell Retry Threshold Configuration Register */
  1256. char res56[48];
  1257. uint idmr; /* 0xd3460 - Inbound Doorbell Mode Register */
  1258. uint idsr; /* 0xd3464 - Inbound Doorbell Status Register */
  1259. uint iedqtpar; /* 0xd3468 - Extended Inbound Doorbell Queue Tail Pointer Address Register */
  1260. uint iqtpar; /* 0xd346c - Inbound Doorbell Queue Tail Pointer Address Register */
  1261. uint iedqhpar; /* 0xd3470 - Extended Inbound Doorbell Queue Head Pointer Address Register */
  1262. uint idqhpar; /* 0xd3474 - Inbound Doorbell Queue Head Pointer Address Register */
  1263. uint idmirir; /* 0xd3478 - Inbound Doorbell Max Interrupt Report Interval Register */
  1264. char res57[100];
  1265. uint pwmr; /* 0xd34e0 - Port-Write Mode Register */
  1266. uint pwsr; /* 0xd34e4 - Port-Write Status Register */
  1267. uint epwqbar; /* 0xd34e8 - Extended Port-Write Queue Base Address Register */
  1268. uint pwqbar; /* 0xd34ec - Port-Write Queue Base Address Register */
  1269. char res58[51984];
  1270. } ccsr_rio_t;
  1271. /* Global Utilities Register Block(0xe_0000-0xf_ffff) */
  1272. typedef struct ccsr_gur {
  1273. uint porpllsr; /* 0xe0000 - POR PLL ratio status register */
  1274. uint porbmsr; /* 0xe0004 - POR boot mode status register */
  1275. #define MPC86xx_PORBMSR_HA 0x00060000
  1276. uint porimpscr; /* 0xe0008 - POR I/O impedance status and control register */
  1277. uint pordevsr; /* 0xe000c - POR I/O device status regsiter */
  1278. #define MPC86xx_PORDEVSR_IO_SEL 0x000F0000
  1279. uint pordbgmsr; /* 0xe0010 - POR debug mode status register */
  1280. char res1[12];
  1281. uint gpporcr; /* 0xe0020 - General-purpose POR configuration register */
  1282. char res2[12];
  1283. uint gpiocr; /* 0xe0030 - GPIO control register */
  1284. char res3[12];
  1285. uint gpoutdr; /* 0xe0040 - General-purpose output data register */
  1286. char res4[12];
  1287. uint gpindr; /* 0xe0050 - General-purpose input data register */
  1288. char res5[12];
  1289. uint pmuxcr; /* 0xe0060 - Alternate function signal multiplex control */
  1290. char res6[12];
  1291. uint devdisr; /* 0xe0070 - Device disable control */
  1292. #define MPC86xx_DEVDISR_PCIEX1 0x80000000
  1293. #define MPC86xx_DEVDISR_PCIEX2 0x40000000
  1294. char res7[12];
  1295. uint powmgtcsr; /* 0xe0080 - Power management status and control register */
  1296. char res8[12];
  1297. uint mcpsumr; /* 0xe0090 - Machine check summary register */
  1298. char res9[12];
  1299. uint pvr; /* 0xe00a0 - Processor version register */
  1300. uint svr; /* 0xe00a4 - System version register */
  1301. char res10[3416];
  1302. uint clkocr; /* 0xe0e00 - Clock out select register */
  1303. char res11[12];
  1304. uint ddrdllcr; /* 0xe0e10 - DDR DLL control register */
  1305. char res12[12];
  1306. uint lbcdllcr; /* 0xe0e20 - LBC DLL control register */
  1307. int res13[57];
  1308. uint lynxdcr1; /* 0xe0f08 - Lynx debug control register 1*/
  1309. int res14[6];
  1310. uint ddrioovcr; /* 0xe0f24 - DDR IO Overdrive Control register */
  1311. char res15[61656];
  1312. } ccsr_gur_t;
  1313. typedef struct immap {
  1314. ccsr_local_mcm_t im_local_mcm;
  1315. ccsr_ddr_t im_ddr1;
  1316. ccsr_i2c_t im_i2c;
  1317. ccsr_duart_t im_duart;
  1318. ccsr_lbc_t im_lbc;
  1319. ccsr_ddr_t im_ddr2;
  1320. char res1[4096];
  1321. ccsr_pex_t im_pex1;
  1322. ccsr_pex_t im_pex2;
  1323. ccsr_ht_t im_ht;
  1324. char res2[90112];
  1325. ccsr_dma_t im_dma;
  1326. char res3[8192];
  1327. ccsr_tsec_t im_tsec1;
  1328. ccsr_tsec_t im_tsec2;
  1329. ccsr_tsec_t im_tsec3;
  1330. ccsr_tsec_t im_tsec4;
  1331. char res4[98304];
  1332. ccsr_pic_t im_pic;
  1333. char res5[389120];
  1334. ccsr_rio_t im_rio;
  1335. ccsr_gur_t im_gur;
  1336. } immap_t;
  1337. extern immap_t *immr;
  1338. #endif /*__IMMAP_86xx__*/