uec.c 33 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412
  1. /*
  2. * Copyright (C) 2006-2009 Freescale Semiconductor, Inc.
  3. *
  4. * Dave Liu <daveliu@freescale.com>
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License as
  8. * published by the Free Software Foundation; either version 2 of
  9. * the License, or (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  19. * MA 02111-1307 USA
  20. */
  21. #include "common.h"
  22. #include "net.h"
  23. #include "malloc.h"
  24. #include "asm/errno.h"
  25. #include "asm/io.h"
  26. #include "asm/immap_qe.h"
  27. #include "qe.h"
  28. #include "uccf.h"
  29. #include "uec.h"
  30. #include "uec_phy.h"
  31. #include "miiphy.h"
  32. /* Default UTBIPAR SMI address */
  33. #ifndef CONFIG_UTBIPAR_INIT_TBIPA
  34. #define CONFIG_UTBIPAR_INIT_TBIPA 0x1F
  35. #endif
  36. static uec_info_t uec_info[] = {
  37. #ifdef CONFIG_UEC_ETH1
  38. STD_UEC_INFO(1), /* UEC1 */
  39. #endif
  40. #ifdef CONFIG_UEC_ETH2
  41. STD_UEC_INFO(2), /* UEC2 */
  42. #endif
  43. #ifdef CONFIG_UEC_ETH3
  44. STD_UEC_INFO(3), /* UEC3 */
  45. #endif
  46. #ifdef CONFIG_UEC_ETH4
  47. STD_UEC_INFO(4), /* UEC4 */
  48. #endif
  49. #ifdef CONFIG_UEC_ETH5
  50. STD_UEC_INFO(5), /* UEC5 */
  51. #endif
  52. #ifdef CONFIG_UEC_ETH6
  53. STD_UEC_INFO(6), /* UEC6 */
  54. #endif
  55. #ifdef CONFIG_UEC_ETH7
  56. STD_UEC_INFO(7), /* UEC7 */
  57. #endif
  58. #ifdef CONFIG_UEC_ETH8
  59. STD_UEC_INFO(8), /* UEC8 */
  60. #endif
  61. };
  62. #define MAXCONTROLLERS (8)
  63. static struct eth_device *devlist[MAXCONTROLLERS];
  64. u16 phy_read (struct uec_mii_info *mii_info, u16 regnum);
  65. void phy_write (struct uec_mii_info *mii_info, u16 regnum, u16 val);
  66. static int uec_mac_enable(uec_private_t *uec, comm_dir_e mode)
  67. {
  68. uec_t *uec_regs;
  69. u32 maccfg1;
  70. if (!uec) {
  71. printf("%s: uec not initial\n", __FUNCTION__);
  72. return -EINVAL;
  73. }
  74. uec_regs = uec->uec_regs;
  75. maccfg1 = in_be32(&uec_regs->maccfg1);
  76. if (mode & COMM_DIR_TX) {
  77. maccfg1 |= MACCFG1_ENABLE_TX;
  78. out_be32(&uec_regs->maccfg1, maccfg1);
  79. uec->mac_tx_enabled = 1;
  80. }
  81. if (mode & COMM_DIR_RX) {
  82. maccfg1 |= MACCFG1_ENABLE_RX;
  83. out_be32(&uec_regs->maccfg1, maccfg1);
  84. uec->mac_rx_enabled = 1;
  85. }
  86. return 0;
  87. }
  88. static int uec_mac_disable(uec_private_t *uec, comm_dir_e mode)
  89. {
  90. uec_t *uec_regs;
  91. u32 maccfg1;
  92. if (!uec) {
  93. printf("%s: uec not initial\n", __FUNCTION__);
  94. return -EINVAL;
  95. }
  96. uec_regs = uec->uec_regs;
  97. maccfg1 = in_be32(&uec_regs->maccfg1);
  98. if (mode & COMM_DIR_TX) {
  99. maccfg1 &= ~MACCFG1_ENABLE_TX;
  100. out_be32(&uec_regs->maccfg1, maccfg1);
  101. uec->mac_tx_enabled = 0;
  102. }
  103. if (mode & COMM_DIR_RX) {
  104. maccfg1 &= ~MACCFG1_ENABLE_RX;
  105. out_be32(&uec_regs->maccfg1, maccfg1);
  106. uec->mac_rx_enabled = 0;
  107. }
  108. return 0;
  109. }
  110. static int uec_graceful_stop_tx(uec_private_t *uec)
  111. {
  112. ucc_fast_t *uf_regs;
  113. u32 cecr_subblock;
  114. u32 ucce;
  115. if (!uec || !uec->uccf) {
  116. printf("%s: No handle passed.\n", __FUNCTION__);
  117. return -EINVAL;
  118. }
  119. uf_regs = uec->uccf->uf_regs;
  120. /* Clear the grace stop event */
  121. out_be32(&uf_regs->ucce, UCCE_GRA);
  122. /* Issue host command */
  123. cecr_subblock =
  124. ucc_fast_get_qe_cr_subblock(uec->uec_info->uf_info.ucc_num);
  125. qe_issue_cmd(QE_GRACEFUL_STOP_TX, cecr_subblock,
  126. (u8)QE_CR_PROTOCOL_ETHERNET, 0);
  127. /* Wait for command to complete */
  128. do {
  129. ucce = in_be32(&uf_regs->ucce);
  130. } while (! (ucce & UCCE_GRA));
  131. uec->grace_stopped_tx = 1;
  132. return 0;
  133. }
  134. static int uec_graceful_stop_rx(uec_private_t *uec)
  135. {
  136. u32 cecr_subblock;
  137. u8 ack;
  138. if (!uec) {
  139. printf("%s: No handle passed.\n", __FUNCTION__);
  140. return -EINVAL;
  141. }
  142. if (!uec->p_rx_glbl_pram) {
  143. printf("%s: No init rx global parameter\n", __FUNCTION__);
  144. return -EINVAL;
  145. }
  146. /* Clear acknowledge bit */
  147. ack = uec->p_rx_glbl_pram->rxgstpack;
  148. ack &= ~GRACEFUL_STOP_ACKNOWLEDGE_RX;
  149. uec->p_rx_glbl_pram->rxgstpack = ack;
  150. /* Keep issuing cmd and checking ack bit until it is asserted */
  151. do {
  152. /* Issue host command */
  153. cecr_subblock =
  154. ucc_fast_get_qe_cr_subblock(uec->uec_info->uf_info.ucc_num);
  155. qe_issue_cmd(QE_GRACEFUL_STOP_RX, cecr_subblock,
  156. (u8)QE_CR_PROTOCOL_ETHERNET, 0);
  157. ack = uec->p_rx_glbl_pram->rxgstpack;
  158. } while (! (ack & GRACEFUL_STOP_ACKNOWLEDGE_RX ));
  159. uec->grace_stopped_rx = 1;
  160. return 0;
  161. }
  162. static int uec_restart_tx(uec_private_t *uec)
  163. {
  164. u32 cecr_subblock;
  165. if (!uec || !uec->uec_info) {
  166. printf("%s: No handle passed.\n", __FUNCTION__);
  167. return -EINVAL;
  168. }
  169. cecr_subblock =
  170. ucc_fast_get_qe_cr_subblock(uec->uec_info->uf_info.ucc_num);
  171. qe_issue_cmd(QE_RESTART_TX, cecr_subblock,
  172. (u8)QE_CR_PROTOCOL_ETHERNET, 0);
  173. uec->grace_stopped_tx = 0;
  174. return 0;
  175. }
  176. static int uec_restart_rx(uec_private_t *uec)
  177. {
  178. u32 cecr_subblock;
  179. if (!uec || !uec->uec_info) {
  180. printf("%s: No handle passed.\n", __FUNCTION__);
  181. return -EINVAL;
  182. }
  183. cecr_subblock =
  184. ucc_fast_get_qe_cr_subblock(uec->uec_info->uf_info.ucc_num);
  185. qe_issue_cmd(QE_RESTART_RX, cecr_subblock,
  186. (u8)QE_CR_PROTOCOL_ETHERNET, 0);
  187. uec->grace_stopped_rx = 0;
  188. return 0;
  189. }
  190. static int uec_open(uec_private_t *uec, comm_dir_e mode)
  191. {
  192. ucc_fast_private_t *uccf;
  193. if (!uec || !uec->uccf) {
  194. printf("%s: No handle passed.\n", __FUNCTION__);
  195. return -EINVAL;
  196. }
  197. uccf = uec->uccf;
  198. /* check if the UCC number is in range. */
  199. if (uec->uec_info->uf_info.ucc_num >= UCC_MAX_NUM) {
  200. printf("%s: ucc_num out of range.\n", __FUNCTION__);
  201. return -EINVAL;
  202. }
  203. /* Enable MAC */
  204. uec_mac_enable(uec, mode);
  205. /* Enable UCC fast */
  206. ucc_fast_enable(uccf, mode);
  207. /* RISC microcode start */
  208. if ((mode & COMM_DIR_TX) && uec->grace_stopped_tx) {
  209. uec_restart_tx(uec);
  210. }
  211. if ((mode & COMM_DIR_RX) && uec->grace_stopped_rx) {
  212. uec_restart_rx(uec);
  213. }
  214. return 0;
  215. }
  216. static int uec_stop(uec_private_t *uec, comm_dir_e mode)
  217. {
  218. ucc_fast_private_t *uccf;
  219. if (!uec || !uec->uccf) {
  220. printf("%s: No handle passed.\n", __FUNCTION__);
  221. return -EINVAL;
  222. }
  223. uccf = uec->uccf;
  224. /* check if the UCC number is in range. */
  225. if (uec->uec_info->uf_info.ucc_num >= UCC_MAX_NUM) {
  226. printf("%s: ucc_num out of range.\n", __FUNCTION__);
  227. return -EINVAL;
  228. }
  229. /* Stop any transmissions */
  230. if ((mode & COMM_DIR_TX) && !uec->grace_stopped_tx) {
  231. uec_graceful_stop_tx(uec);
  232. }
  233. /* Stop any receptions */
  234. if ((mode & COMM_DIR_RX) && !uec->grace_stopped_rx) {
  235. uec_graceful_stop_rx(uec);
  236. }
  237. /* Disable the UCC fast */
  238. ucc_fast_disable(uec->uccf, mode);
  239. /* Disable the MAC */
  240. uec_mac_disable(uec, mode);
  241. return 0;
  242. }
  243. static int uec_set_mac_duplex(uec_private_t *uec, int duplex)
  244. {
  245. uec_t *uec_regs;
  246. u32 maccfg2;
  247. if (!uec) {
  248. printf("%s: uec not initial\n", __FUNCTION__);
  249. return -EINVAL;
  250. }
  251. uec_regs = uec->uec_regs;
  252. if (duplex == DUPLEX_HALF) {
  253. maccfg2 = in_be32(&uec_regs->maccfg2);
  254. maccfg2 &= ~MACCFG2_FDX;
  255. out_be32(&uec_regs->maccfg2, maccfg2);
  256. }
  257. if (duplex == DUPLEX_FULL) {
  258. maccfg2 = in_be32(&uec_regs->maccfg2);
  259. maccfg2 |= MACCFG2_FDX;
  260. out_be32(&uec_regs->maccfg2, maccfg2);
  261. }
  262. return 0;
  263. }
  264. static int uec_set_mac_if_mode(uec_private_t *uec,
  265. enet_interface_type_e if_mode, int speed)
  266. {
  267. enet_interface_type_e enet_if_mode;
  268. uec_info_t *uec_info;
  269. uec_t *uec_regs;
  270. u32 upsmr;
  271. u32 maccfg2;
  272. if (!uec) {
  273. printf("%s: uec not initial\n", __FUNCTION__);
  274. return -EINVAL;
  275. }
  276. uec_info = uec->uec_info;
  277. uec_regs = uec->uec_regs;
  278. enet_if_mode = if_mode;
  279. maccfg2 = in_be32(&uec_regs->maccfg2);
  280. maccfg2 &= ~MACCFG2_INTERFACE_MODE_MASK;
  281. upsmr = in_be32(&uec->uccf->uf_regs->upsmr);
  282. upsmr &= ~(UPSMR_RPM | UPSMR_TBIM | UPSMR_R10M | UPSMR_RMM);
  283. switch (speed) {
  284. case 10:
  285. maccfg2 |= MACCFG2_INTERFACE_MODE_NIBBLE;
  286. switch (enet_if_mode) {
  287. case MII:
  288. break;
  289. case RGMII:
  290. upsmr |= (UPSMR_RPM | UPSMR_R10M);
  291. break;
  292. case RMII:
  293. upsmr |= (UPSMR_R10M | UPSMR_RMM);
  294. break;
  295. default:
  296. return -EINVAL;
  297. break;
  298. }
  299. break;
  300. case 100:
  301. maccfg2 |= MACCFG2_INTERFACE_MODE_NIBBLE;
  302. switch (enet_if_mode) {
  303. case MII:
  304. break;
  305. case RGMII:
  306. upsmr |= UPSMR_RPM;
  307. break;
  308. case RMII:
  309. upsmr |= UPSMR_RMM;
  310. break;
  311. default:
  312. return -EINVAL;
  313. break;
  314. }
  315. break;
  316. case 1000:
  317. maccfg2 |= MACCFG2_INTERFACE_MODE_BYTE;
  318. switch (enet_if_mode) {
  319. case GMII:
  320. break;
  321. case TBI:
  322. upsmr |= UPSMR_TBIM;
  323. break;
  324. case RTBI:
  325. upsmr |= (UPSMR_RPM | UPSMR_TBIM);
  326. break;
  327. case RGMII_RXID:
  328. case RGMII_ID:
  329. case RGMII:
  330. upsmr |= UPSMR_RPM;
  331. break;
  332. case SGMII:
  333. upsmr |= UPSMR_SGMM;
  334. break;
  335. default:
  336. return -EINVAL;
  337. break;
  338. }
  339. break;
  340. default:
  341. return -EINVAL;
  342. break;
  343. }
  344. out_be32(&uec_regs->maccfg2, maccfg2);
  345. out_be32(&uec->uccf->uf_regs->upsmr, upsmr);
  346. return 0;
  347. }
  348. static int init_mii_management_configuration(uec_mii_t *uec_mii_regs)
  349. {
  350. uint timeout = 0x1000;
  351. u32 miimcfg = 0;
  352. miimcfg = in_be32(&uec_mii_regs->miimcfg);
  353. miimcfg |= MIIMCFG_MNGMNT_CLC_DIV_INIT_VALUE;
  354. out_be32(&uec_mii_regs->miimcfg, miimcfg);
  355. /* Wait until the bus is free */
  356. while ((in_be32(&uec_mii_regs->miimcfg) & MIIMIND_BUSY) && timeout--);
  357. if (timeout <= 0) {
  358. printf("%s: The MII Bus is stuck!", __FUNCTION__);
  359. return -ETIMEDOUT;
  360. }
  361. return 0;
  362. }
  363. static int init_phy(struct eth_device *dev)
  364. {
  365. uec_private_t *uec;
  366. uec_mii_t *umii_regs;
  367. struct uec_mii_info *mii_info;
  368. struct phy_info *curphy;
  369. int err;
  370. uec = (uec_private_t *)dev->priv;
  371. umii_regs = uec->uec_mii_regs;
  372. uec->oldlink = 0;
  373. uec->oldspeed = 0;
  374. uec->oldduplex = -1;
  375. mii_info = malloc(sizeof(*mii_info));
  376. if (!mii_info) {
  377. printf("%s: Could not allocate mii_info", dev->name);
  378. return -ENOMEM;
  379. }
  380. memset(mii_info, 0, sizeof(*mii_info));
  381. if (uec->uec_info->uf_info.eth_type == GIGA_ETH) {
  382. mii_info->speed = SPEED_1000;
  383. } else {
  384. mii_info->speed = SPEED_100;
  385. }
  386. mii_info->duplex = DUPLEX_FULL;
  387. mii_info->pause = 0;
  388. mii_info->link = 1;
  389. mii_info->advertising = (ADVERTISED_10baseT_Half |
  390. ADVERTISED_10baseT_Full |
  391. ADVERTISED_100baseT_Half |
  392. ADVERTISED_100baseT_Full |
  393. ADVERTISED_1000baseT_Full);
  394. mii_info->autoneg = 1;
  395. mii_info->mii_id = uec->uec_info->phy_address;
  396. mii_info->dev = dev;
  397. mii_info->mdio_read = &uec_read_phy_reg;
  398. mii_info->mdio_write = &uec_write_phy_reg;
  399. uec->mii_info = mii_info;
  400. qe_set_mii_clk_src(uec->uec_info->uf_info.ucc_num);
  401. if (init_mii_management_configuration(umii_regs)) {
  402. printf("%s: The MII Bus is stuck!", dev->name);
  403. err = -1;
  404. goto bus_fail;
  405. }
  406. /* get info for this PHY */
  407. curphy = uec_get_phy_info(uec->mii_info);
  408. if (!curphy) {
  409. printf("%s: No PHY found", dev->name);
  410. err = -1;
  411. goto no_phy;
  412. }
  413. mii_info->phyinfo = curphy;
  414. /* Run the commands which initialize the PHY */
  415. if (curphy->init) {
  416. err = curphy->init(uec->mii_info);
  417. if (err)
  418. goto phy_init_fail;
  419. }
  420. return 0;
  421. phy_init_fail:
  422. no_phy:
  423. bus_fail:
  424. free(mii_info);
  425. return err;
  426. }
  427. static void adjust_link(struct eth_device *dev)
  428. {
  429. uec_private_t *uec = (uec_private_t *)dev->priv;
  430. uec_t *uec_regs;
  431. struct uec_mii_info *mii_info = uec->mii_info;
  432. extern void change_phy_interface_mode(struct eth_device *dev,
  433. enet_interface_type_e mode, int speed);
  434. uec_regs = uec->uec_regs;
  435. if (mii_info->link) {
  436. /* Now we make sure that we can be in full duplex mode.
  437. * If not, we operate in half-duplex mode. */
  438. if (mii_info->duplex != uec->oldduplex) {
  439. if (!(mii_info->duplex)) {
  440. uec_set_mac_duplex(uec, DUPLEX_HALF);
  441. printf("%s: Half Duplex\n", dev->name);
  442. } else {
  443. uec_set_mac_duplex(uec, DUPLEX_FULL);
  444. printf("%s: Full Duplex\n", dev->name);
  445. }
  446. uec->oldduplex = mii_info->duplex;
  447. }
  448. if (mii_info->speed != uec->oldspeed) {
  449. enet_interface_type_e mode = \
  450. uec->uec_info->enet_interface_type;
  451. if (uec->uec_info->uf_info.eth_type == GIGA_ETH) {
  452. switch (mii_info->speed) {
  453. case 1000:
  454. break;
  455. case 100:
  456. printf ("switching to rgmii 100\n");
  457. mode = RGMII;
  458. break;
  459. case 10:
  460. printf ("switching to rgmii 10\n");
  461. mode = RGMII;
  462. break;
  463. default:
  464. printf("%s: Ack,Speed(%d)is illegal\n",
  465. dev->name, mii_info->speed);
  466. break;
  467. }
  468. }
  469. /* change phy */
  470. change_phy_interface_mode(dev, mode, mii_info->speed);
  471. /* change the MAC interface mode */
  472. uec_set_mac_if_mode(uec, mode, mii_info->speed);
  473. printf("%s: Speed %dBT\n", dev->name, mii_info->speed);
  474. uec->oldspeed = mii_info->speed;
  475. }
  476. if (!uec->oldlink) {
  477. printf("%s: Link is up\n", dev->name);
  478. uec->oldlink = 1;
  479. }
  480. } else { /* if (mii_info->link) */
  481. if (uec->oldlink) {
  482. printf("%s: Link is down\n", dev->name);
  483. uec->oldlink = 0;
  484. uec->oldspeed = 0;
  485. uec->oldduplex = -1;
  486. }
  487. }
  488. }
  489. static void phy_change(struct eth_device *dev)
  490. {
  491. uec_private_t *uec = (uec_private_t *)dev->priv;
  492. /* Update the link, speed, duplex */
  493. uec->mii_info->phyinfo->read_status(uec->mii_info);
  494. /* Adjust the interface according to speed */
  495. adjust_link(dev);
  496. }
  497. #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII) \
  498. && !defined(BITBANGMII)
  499. /*
  500. * Find a device index from the devlist by name
  501. *
  502. * Returns:
  503. * The index where the device is located, -1 on error
  504. */
  505. static int uec_miiphy_find_dev_by_name(char *devname)
  506. {
  507. int i;
  508. for (i = 0; i < MAXCONTROLLERS; i++) {
  509. if (strncmp(devname, devlist[i]->name, strlen(devname)) == 0) {
  510. break;
  511. }
  512. }
  513. /* If device cannot be found, returns -1 */
  514. if (i == MAXCONTROLLERS) {
  515. debug ("%s: device %s not found in devlist\n", __FUNCTION__, devname);
  516. i = -1;
  517. }
  518. return i;
  519. }
  520. /*
  521. * Read a MII PHY register.
  522. *
  523. * Returns:
  524. * 0 on success
  525. */
  526. static int uec_miiphy_read(char *devname, unsigned char addr,
  527. unsigned char reg, unsigned short *value)
  528. {
  529. int devindex = 0;
  530. if (devname == NULL || value == NULL) {
  531. debug("%s: NULL pointer given\n", __FUNCTION__);
  532. } else {
  533. devindex = uec_miiphy_find_dev_by_name(devname);
  534. if (devindex >= 0) {
  535. *value = uec_read_phy_reg(devlist[devindex], addr, reg);
  536. }
  537. }
  538. return 0;
  539. }
  540. /*
  541. * Write a MII PHY register.
  542. *
  543. * Returns:
  544. * 0 on success
  545. */
  546. static int uec_miiphy_write(char *devname, unsigned char addr,
  547. unsigned char reg, unsigned short value)
  548. {
  549. int devindex = 0;
  550. if (devname == NULL) {
  551. debug("%s: NULL pointer given\n", __FUNCTION__);
  552. } else {
  553. devindex = uec_miiphy_find_dev_by_name(devname);
  554. if (devindex >= 0) {
  555. uec_write_phy_reg(devlist[devindex], addr, reg, value);
  556. }
  557. }
  558. return 0;
  559. }
  560. #endif
  561. static int uec_set_mac_address(uec_private_t *uec, u8 *mac_addr)
  562. {
  563. uec_t *uec_regs;
  564. u32 mac_addr1;
  565. u32 mac_addr2;
  566. if (!uec) {
  567. printf("%s: uec not initial\n", __FUNCTION__);
  568. return -EINVAL;
  569. }
  570. uec_regs = uec->uec_regs;
  571. /* if a station address of 0x12345678ABCD, perform a write to
  572. MACSTNADDR1 of 0xCDAB7856,
  573. MACSTNADDR2 of 0x34120000 */
  574. mac_addr1 = (mac_addr[5] << 24) | (mac_addr[4] << 16) | \
  575. (mac_addr[3] << 8) | (mac_addr[2]);
  576. out_be32(&uec_regs->macstnaddr1, mac_addr1);
  577. mac_addr2 = ((mac_addr[1] << 24) | (mac_addr[0] << 16)) & 0xffff0000;
  578. out_be32(&uec_regs->macstnaddr2, mac_addr2);
  579. return 0;
  580. }
  581. static int uec_convert_threads_num(uec_num_of_threads_e threads_num,
  582. int *threads_num_ret)
  583. {
  584. int num_threads_numerica;
  585. switch (threads_num) {
  586. case UEC_NUM_OF_THREADS_1:
  587. num_threads_numerica = 1;
  588. break;
  589. case UEC_NUM_OF_THREADS_2:
  590. num_threads_numerica = 2;
  591. break;
  592. case UEC_NUM_OF_THREADS_4:
  593. num_threads_numerica = 4;
  594. break;
  595. case UEC_NUM_OF_THREADS_6:
  596. num_threads_numerica = 6;
  597. break;
  598. case UEC_NUM_OF_THREADS_8:
  599. num_threads_numerica = 8;
  600. break;
  601. default:
  602. printf("%s: Bad number of threads value.",
  603. __FUNCTION__);
  604. return -EINVAL;
  605. }
  606. *threads_num_ret = num_threads_numerica;
  607. return 0;
  608. }
  609. static void uec_init_tx_parameter(uec_private_t *uec, int num_threads_tx)
  610. {
  611. uec_info_t *uec_info;
  612. u32 end_bd;
  613. u8 bmrx = 0;
  614. int i;
  615. uec_info = uec->uec_info;
  616. /* Alloc global Tx parameter RAM page */
  617. uec->tx_glbl_pram_offset = qe_muram_alloc(
  618. sizeof(uec_tx_global_pram_t),
  619. UEC_TX_GLOBAL_PRAM_ALIGNMENT);
  620. uec->p_tx_glbl_pram = (uec_tx_global_pram_t *)
  621. qe_muram_addr(uec->tx_glbl_pram_offset);
  622. /* Zero the global Tx prameter RAM */
  623. memset(uec->p_tx_glbl_pram, 0, sizeof(uec_tx_global_pram_t));
  624. /* Init global Tx parameter RAM */
  625. /* TEMODER, RMON statistics disable, one Tx queue */
  626. out_be16(&uec->p_tx_glbl_pram->temoder, TEMODER_INIT_VALUE);
  627. /* SQPTR */
  628. uec->send_q_mem_reg_offset = qe_muram_alloc(
  629. sizeof(uec_send_queue_qd_t),
  630. UEC_SEND_QUEUE_QUEUE_DESCRIPTOR_ALIGNMENT);
  631. uec->p_send_q_mem_reg = (uec_send_queue_mem_region_t *)
  632. qe_muram_addr(uec->send_q_mem_reg_offset);
  633. out_be32(&uec->p_tx_glbl_pram->sqptr, uec->send_q_mem_reg_offset);
  634. /* Setup the table with TxBDs ring */
  635. end_bd = (u32)uec->p_tx_bd_ring + (uec_info->tx_bd_ring_len - 1)
  636. * SIZEOFBD;
  637. out_be32(&uec->p_send_q_mem_reg->sqqd[0].bd_ring_base,
  638. (u32)(uec->p_tx_bd_ring));
  639. out_be32(&uec->p_send_q_mem_reg->sqqd[0].last_bd_completed_address,
  640. end_bd);
  641. /* Scheduler Base Pointer, we have only one Tx queue, no need it */
  642. out_be32(&uec->p_tx_glbl_pram->schedulerbasepointer, 0);
  643. /* TxRMON Base Pointer, TxRMON disable, we don't need it */
  644. out_be32(&uec->p_tx_glbl_pram->txrmonbaseptr, 0);
  645. /* TSTATE, global snooping, big endian, the CSB bus selected */
  646. bmrx = BMR_INIT_VALUE;
  647. out_be32(&uec->p_tx_glbl_pram->tstate, ((u32)(bmrx) << BMR_SHIFT));
  648. /* IPH_Offset */
  649. for (i = 0; i < MAX_IPH_OFFSET_ENTRY; i++) {
  650. out_8(&uec->p_tx_glbl_pram->iphoffset[i], 0);
  651. }
  652. /* VTAG table */
  653. for (i = 0; i < UEC_TX_VTAG_TABLE_ENTRY_MAX; i++) {
  654. out_be32(&uec->p_tx_glbl_pram->vtagtable[i], 0);
  655. }
  656. /* TQPTR */
  657. uec->thread_dat_tx_offset = qe_muram_alloc(
  658. num_threads_tx * sizeof(uec_thread_data_tx_t) +
  659. 32 *(num_threads_tx == 1), UEC_THREAD_DATA_ALIGNMENT);
  660. uec->p_thread_data_tx = (uec_thread_data_tx_t *)
  661. qe_muram_addr(uec->thread_dat_tx_offset);
  662. out_be32(&uec->p_tx_glbl_pram->tqptr, uec->thread_dat_tx_offset);
  663. }
  664. static void uec_init_rx_parameter(uec_private_t *uec, int num_threads_rx)
  665. {
  666. u8 bmrx = 0;
  667. int i;
  668. uec_82xx_address_filtering_pram_t *p_af_pram;
  669. /* Allocate global Rx parameter RAM page */
  670. uec->rx_glbl_pram_offset = qe_muram_alloc(
  671. sizeof(uec_rx_global_pram_t), UEC_RX_GLOBAL_PRAM_ALIGNMENT);
  672. uec->p_rx_glbl_pram = (uec_rx_global_pram_t *)
  673. qe_muram_addr(uec->rx_glbl_pram_offset);
  674. /* Zero Global Rx parameter RAM */
  675. memset(uec->p_rx_glbl_pram, 0, sizeof(uec_rx_global_pram_t));
  676. /* Init global Rx parameter RAM */
  677. /* REMODER, Extended feature mode disable, VLAN disable,
  678. LossLess flow control disable, Receive firmware statisic disable,
  679. Extended address parsing mode disable, One Rx queues,
  680. Dynamic maximum/minimum frame length disable, IP checksum check
  681. disable, IP address alignment disable
  682. */
  683. out_be32(&uec->p_rx_glbl_pram->remoder, REMODER_INIT_VALUE);
  684. /* RQPTR */
  685. uec->thread_dat_rx_offset = qe_muram_alloc(
  686. num_threads_rx * sizeof(uec_thread_data_rx_t),
  687. UEC_THREAD_DATA_ALIGNMENT);
  688. uec->p_thread_data_rx = (uec_thread_data_rx_t *)
  689. qe_muram_addr(uec->thread_dat_rx_offset);
  690. out_be32(&uec->p_rx_glbl_pram->rqptr, uec->thread_dat_rx_offset);
  691. /* Type_or_Len */
  692. out_be16(&uec->p_rx_glbl_pram->typeorlen, 3072);
  693. /* RxRMON base pointer, we don't need it */
  694. out_be32(&uec->p_rx_glbl_pram->rxrmonbaseptr, 0);
  695. /* IntCoalescingPTR, we don't need it, no interrupt */
  696. out_be32(&uec->p_rx_glbl_pram->intcoalescingptr, 0);
  697. /* RSTATE, global snooping, big endian, the CSB bus selected */
  698. bmrx = BMR_INIT_VALUE;
  699. out_8(&uec->p_rx_glbl_pram->rstate, bmrx);
  700. /* MRBLR */
  701. out_be16(&uec->p_rx_glbl_pram->mrblr, MAX_RXBUF_LEN);
  702. /* RBDQPTR */
  703. uec->rx_bd_qs_tbl_offset = qe_muram_alloc(
  704. sizeof(uec_rx_bd_queues_entry_t) + \
  705. sizeof(uec_rx_prefetched_bds_t),
  706. UEC_RX_BD_QUEUES_ALIGNMENT);
  707. uec->p_rx_bd_qs_tbl = (uec_rx_bd_queues_entry_t *)
  708. qe_muram_addr(uec->rx_bd_qs_tbl_offset);
  709. /* Zero it */
  710. memset(uec->p_rx_bd_qs_tbl, 0, sizeof(uec_rx_bd_queues_entry_t) + \
  711. sizeof(uec_rx_prefetched_bds_t));
  712. out_be32(&uec->p_rx_glbl_pram->rbdqptr, uec->rx_bd_qs_tbl_offset);
  713. out_be32(&uec->p_rx_bd_qs_tbl->externalbdbaseptr,
  714. (u32)uec->p_rx_bd_ring);
  715. /* MFLR */
  716. out_be16(&uec->p_rx_glbl_pram->mflr, MAX_FRAME_LEN);
  717. /* MINFLR */
  718. out_be16(&uec->p_rx_glbl_pram->minflr, MIN_FRAME_LEN);
  719. /* MAXD1 */
  720. out_be16(&uec->p_rx_glbl_pram->maxd1, MAX_DMA1_LEN);
  721. /* MAXD2 */
  722. out_be16(&uec->p_rx_glbl_pram->maxd2, MAX_DMA2_LEN);
  723. /* ECAM_PTR */
  724. out_be32(&uec->p_rx_glbl_pram->ecamptr, 0);
  725. /* L2QT */
  726. out_be32(&uec->p_rx_glbl_pram->l2qt, 0);
  727. /* L3QT */
  728. for (i = 0; i < 8; i++) {
  729. out_be32(&uec->p_rx_glbl_pram->l3qt[i], 0);
  730. }
  731. /* VLAN_TYPE */
  732. out_be16(&uec->p_rx_glbl_pram->vlantype, 0x8100);
  733. /* TCI */
  734. out_be16(&uec->p_rx_glbl_pram->vlantci, 0);
  735. /* Clear PQ2 style address filtering hash table */
  736. p_af_pram = (uec_82xx_address_filtering_pram_t *) \
  737. uec->p_rx_glbl_pram->addressfiltering;
  738. p_af_pram->iaddr_h = 0;
  739. p_af_pram->iaddr_l = 0;
  740. p_af_pram->gaddr_h = 0;
  741. p_af_pram->gaddr_l = 0;
  742. }
  743. static int uec_issue_init_enet_rxtx_cmd(uec_private_t *uec,
  744. int thread_tx, int thread_rx)
  745. {
  746. uec_init_cmd_pram_t *p_init_enet_param;
  747. u32 init_enet_param_offset;
  748. uec_info_t *uec_info;
  749. int i;
  750. int snum;
  751. u32 init_enet_offset;
  752. u32 entry_val;
  753. u32 command;
  754. u32 cecr_subblock;
  755. uec_info = uec->uec_info;
  756. /* Allocate init enet command parameter */
  757. uec->init_enet_param_offset = qe_muram_alloc(
  758. sizeof(uec_init_cmd_pram_t), 4);
  759. init_enet_param_offset = uec->init_enet_param_offset;
  760. uec->p_init_enet_param = (uec_init_cmd_pram_t *)
  761. qe_muram_addr(uec->init_enet_param_offset);
  762. /* Zero init enet command struct */
  763. memset((void *)uec->p_init_enet_param, 0, sizeof(uec_init_cmd_pram_t));
  764. /* Init the command struct */
  765. p_init_enet_param = uec->p_init_enet_param;
  766. p_init_enet_param->resinit0 = ENET_INIT_PARAM_MAGIC_RES_INIT0;
  767. p_init_enet_param->resinit1 = ENET_INIT_PARAM_MAGIC_RES_INIT1;
  768. p_init_enet_param->resinit2 = ENET_INIT_PARAM_MAGIC_RES_INIT2;
  769. p_init_enet_param->resinit3 = ENET_INIT_PARAM_MAGIC_RES_INIT3;
  770. p_init_enet_param->resinit4 = ENET_INIT_PARAM_MAGIC_RES_INIT4;
  771. p_init_enet_param->largestexternallookupkeysize = 0;
  772. p_init_enet_param->rgftgfrxglobal |= ((u32)uec_info->num_threads_rx)
  773. << ENET_INIT_PARAM_RGF_SHIFT;
  774. p_init_enet_param->rgftgfrxglobal |= ((u32)uec_info->num_threads_tx)
  775. << ENET_INIT_PARAM_TGF_SHIFT;
  776. /* Init Rx global parameter pointer */
  777. p_init_enet_param->rgftgfrxglobal |= uec->rx_glbl_pram_offset |
  778. (u32)uec_info->risc_rx;
  779. /* Init Rx threads */
  780. for (i = 0; i < (thread_rx + 1); i++) {
  781. if ((snum = qe_get_snum()) < 0) {
  782. printf("%s can not get snum\n", __FUNCTION__);
  783. return -ENOMEM;
  784. }
  785. if (i==0) {
  786. init_enet_offset = 0;
  787. } else {
  788. init_enet_offset = qe_muram_alloc(
  789. sizeof(uec_thread_rx_pram_t),
  790. UEC_THREAD_RX_PRAM_ALIGNMENT);
  791. }
  792. entry_val = ((u32)snum << ENET_INIT_PARAM_SNUM_SHIFT) |
  793. init_enet_offset | (u32)uec_info->risc_rx;
  794. p_init_enet_param->rxthread[i] = entry_val;
  795. }
  796. /* Init Tx global parameter pointer */
  797. p_init_enet_param->txglobal = uec->tx_glbl_pram_offset |
  798. (u32)uec_info->risc_tx;
  799. /* Init Tx threads */
  800. for (i = 0; i < thread_tx; i++) {
  801. if ((snum = qe_get_snum()) < 0) {
  802. printf("%s can not get snum\n", __FUNCTION__);
  803. return -ENOMEM;
  804. }
  805. init_enet_offset = qe_muram_alloc(sizeof(uec_thread_tx_pram_t),
  806. UEC_THREAD_TX_PRAM_ALIGNMENT);
  807. entry_val = ((u32)snum << ENET_INIT_PARAM_SNUM_SHIFT) |
  808. init_enet_offset | (u32)uec_info->risc_tx;
  809. p_init_enet_param->txthread[i] = entry_val;
  810. }
  811. __asm__ __volatile__("sync");
  812. /* Issue QE command */
  813. command = QE_INIT_TX_RX;
  814. cecr_subblock = ucc_fast_get_qe_cr_subblock(
  815. uec->uec_info->uf_info.ucc_num);
  816. qe_issue_cmd(command, cecr_subblock, (u8) QE_CR_PROTOCOL_ETHERNET,
  817. init_enet_param_offset);
  818. return 0;
  819. }
  820. static int uec_startup(uec_private_t *uec)
  821. {
  822. uec_info_t *uec_info;
  823. ucc_fast_info_t *uf_info;
  824. ucc_fast_private_t *uccf;
  825. ucc_fast_t *uf_regs;
  826. uec_t *uec_regs;
  827. int num_threads_tx;
  828. int num_threads_rx;
  829. u32 utbipar;
  830. u32 length;
  831. u32 align;
  832. qe_bd_t *bd;
  833. u8 *buf;
  834. int i;
  835. if (!uec || !uec->uec_info) {
  836. printf("%s: uec or uec_info not initial\n", __FUNCTION__);
  837. return -EINVAL;
  838. }
  839. uec_info = uec->uec_info;
  840. uf_info = &(uec_info->uf_info);
  841. /* Check if Rx BD ring len is illegal */
  842. if ((uec_info->rx_bd_ring_len < UEC_RX_BD_RING_SIZE_MIN) || \
  843. (uec_info->rx_bd_ring_len % UEC_RX_BD_RING_SIZE_ALIGNMENT)) {
  844. printf("%s: Rx BD ring len must be multiple of 4, and > 8.\n",
  845. __FUNCTION__);
  846. return -EINVAL;
  847. }
  848. /* Check if Tx BD ring len is illegal */
  849. if (uec_info->tx_bd_ring_len < UEC_TX_BD_RING_SIZE_MIN) {
  850. printf("%s: Tx BD ring length must not be smaller than 2.\n",
  851. __FUNCTION__);
  852. return -EINVAL;
  853. }
  854. /* Check if MRBLR is illegal */
  855. if ((MAX_RXBUF_LEN == 0) || (MAX_RXBUF_LEN % UEC_MRBLR_ALIGNMENT)) {
  856. printf("%s: max rx buffer length must be mutliple of 128.\n",
  857. __FUNCTION__);
  858. return -EINVAL;
  859. }
  860. /* Both Rx and Tx are stopped */
  861. uec->grace_stopped_rx = 1;
  862. uec->grace_stopped_tx = 1;
  863. /* Init UCC fast */
  864. if (ucc_fast_init(uf_info, &uccf)) {
  865. printf("%s: failed to init ucc fast\n", __FUNCTION__);
  866. return -ENOMEM;
  867. }
  868. /* Save uccf */
  869. uec->uccf = uccf;
  870. /* Convert the Tx threads number */
  871. if (uec_convert_threads_num(uec_info->num_threads_tx,
  872. &num_threads_tx)) {
  873. return -EINVAL;
  874. }
  875. /* Convert the Rx threads number */
  876. if (uec_convert_threads_num(uec_info->num_threads_rx,
  877. &num_threads_rx)) {
  878. return -EINVAL;
  879. }
  880. uf_regs = uccf->uf_regs;
  881. /* UEC register is following UCC fast registers */
  882. uec_regs = (uec_t *)(&uf_regs->ucc_eth);
  883. /* Save the UEC register pointer to UEC private struct */
  884. uec->uec_regs = uec_regs;
  885. /* Init UPSMR, enable hardware statistics (UCC) */
  886. out_be32(&uec->uccf->uf_regs->upsmr, UPSMR_INIT_VALUE);
  887. /* Init MACCFG1, flow control disable, disable Tx and Rx */
  888. out_be32(&uec_regs->maccfg1, MACCFG1_INIT_VALUE);
  889. /* Init MACCFG2, length check, MAC PAD and CRC enable */
  890. out_be32(&uec_regs->maccfg2, MACCFG2_INIT_VALUE);
  891. /* Setup MAC interface mode */
  892. uec_set_mac_if_mode(uec, uec_info->enet_interface_type, uec_info->speed);
  893. /* Setup MII management base */
  894. #ifndef CONFIG_eTSEC_MDIO_BUS
  895. uec->uec_mii_regs = (uec_mii_t *)(&uec_regs->miimcfg);
  896. #else
  897. uec->uec_mii_regs = (uec_mii_t *) CONFIG_MIIM_ADDRESS;
  898. #endif
  899. /* Setup MII master clock source */
  900. qe_set_mii_clk_src(uec_info->uf_info.ucc_num);
  901. /* Setup UTBIPAR */
  902. utbipar = in_be32(&uec_regs->utbipar);
  903. utbipar &= ~UTBIPAR_PHY_ADDRESS_MASK;
  904. /* Initialize UTBIPAR address to CONFIG_UTBIPAR_INIT_TBIPA for ALL UEC.
  905. * This frees up the remaining SMI addresses for use.
  906. */
  907. utbipar |= CONFIG_UTBIPAR_INIT_TBIPA << UTBIPAR_PHY_ADDRESS_SHIFT;
  908. out_be32(&uec_regs->utbipar, utbipar);
  909. /* Configure the TBI for SGMII operation */
  910. if ((uec->uec_info->enet_interface_type == SGMII) &&
  911. (uec->uec_info->speed == 1000)) {
  912. uec_write_phy_reg(uec->dev, uec_regs->utbipar,
  913. ENET_TBI_MII_ANA, TBIANA_SETTINGS);
  914. uec_write_phy_reg(uec->dev, uec_regs->utbipar,
  915. ENET_TBI_MII_TBICON, TBICON_CLK_SELECT);
  916. uec_write_phy_reg(uec->dev, uec_regs->utbipar,
  917. ENET_TBI_MII_CR, TBICR_SETTINGS);
  918. }
  919. /* Allocate Tx BDs */
  920. length = ((uec_info->tx_bd_ring_len * SIZEOFBD) /
  921. UEC_TX_BD_RING_SIZE_MEMORY_ALIGNMENT) *
  922. UEC_TX_BD_RING_SIZE_MEMORY_ALIGNMENT;
  923. if ((uec_info->tx_bd_ring_len * SIZEOFBD) %
  924. UEC_TX_BD_RING_SIZE_MEMORY_ALIGNMENT) {
  925. length += UEC_TX_BD_RING_SIZE_MEMORY_ALIGNMENT;
  926. }
  927. align = UEC_TX_BD_RING_ALIGNMENT;
  928. uec->tx_bd_ring_offset = (u32)malloc((u32)(length + align));
  929. if (uec->tx_bd_ring_offset != 0) {
  930. uec->p_tx_bd_ring = (u8 *)((uec->tx_bd_ring_offset + align)
  931. & ~(align - 1));
  932. }
  933. /* Zero all of Tx BDs */
  934. memset((void *)(uec->tx_bd_ring_offset), 0, length + align);
  935. /* Allocate Rx BDs */
  936. length = uec_info->rx_bd_ring_len * SIZEOFBD;
  937. align = UEC_RX_BD_RING_ALIGNMENT;
  938. uec->rx_bd_ring_offset = (u32)(malloc((u32)(length + align)));
  939. if (uec->rx_bd_ring_offset != 0) {
  940. uec->p_rx_bd_ring = (u8 *)((uec->rx_bd_ring_offset + align)
  941. & ~(align - 1));
  942. }
  943. /* Zero all of Rx BDs */
  944. memset((void *)(uec->rx_bd_ring_offset), 0, length + align);
  945. /* Allocate Rx buffer */
  946. length = uec_info->rx_bd_ring_len * MAX_RXBUF_LEN;
  947. align = UEC_RX_DATA_BUF_ALIGNMENT;
  948. uec->rx_buf_offset = (u32)malloc(length + align);
  949. if (uec->rx_buf_offset != 0) {
  950. uec->p_rx_buf = (u8 *)((uec->rx_buf_offset + align)
  951. & ~(align - 1));
  952. }
  953. /* Zero all of the Rx buffer */
  954. memset((void *)(uec->rx_buf_offset), 0, length + align);
  955. /* Init TxBD ring */
  956. bd = (qe_bd_t *)uec->p_tx_bd_ring;
  957. uec->txBd = bd;
  958. for (i = 0; i < uec_info->tx_bd_ring_len; i++) {
  959. BD_DATA_CLEAR(bd);
  960. BD_STATUS_SET(bd, 0);
  961. BD_LENGTH_SET(bd, 0);
  962. bd ++;
  963. }
  964. BD_STATUS_SET((--bd), TxBD_WRAP);
  965. /* Init RxBD ring */
  966. bd = (qe_bd_t *)uec->p_rx_bd_ring;
  967. uec->rxBd = bd;
  968. buf = uec->p_rx_buf;
  969. for (i = 0; i < uec_info->rx_bd_ring_len; i++) {
  970. BD_DATA_SET(bd, buf);
  971. BD_LENGTH_SET(bd, 0);
  972. BD_STATUS_SET(bd, RxBD_EMPTY);
  973. buf += MAX_RXBUF_LEN;
  974. bd ++;
  975. }
  976. BD_STATUS_SET((--bd), RxBD_WRAP | RxBD_EMPTY);
  977. /* Init global Tx parameter RAM */
  978. uec_init_tx_parameter(uec, num_threads_tx);
  979. /* Init global Rx parameter RAM */
  980. uec_init_rx_parameter(uec, num_threads_rx);
  981. /* Init ethernet Tx and Rx parameter command */
  982. if (uec_issue_init_enet_rxtx_cmd(uec, num_threads_tx,
  983. num_threads_rx)) {
  984. printf("%s issue init enet cmd failed\n", __FUNCTION__);
  985. return -ENOMEM;
  986. }
  987. return 0;
  988. }
  989. static int uec_init(struct eth_device* dev, bd_t *bd)
  990. {
  991. uec_private_t *uec;
  992. int err, i;
  993. struct phy_info *curphy;
  994. uec = (uec_private_t *)dev->priv;
  995. if (uec->the_first_run == 0) {
  996. err = init_phy(dev);
  997. if (err) {
  998. printf("%s: Cannot initialize PHY, aborting.\n",
  999. dev->name);
  1000. return err;
  1001. }
  1002. curphy = uec->mii_info->phyinfo;
  1003. if (curphy->config_aneg) {
  1004. err = curphy->config_aneg(uec->mii_info);
  1005. if (err) {
  1006. printf("%s: Can't negotiate PHY\n", dev->name);
  1007. return err;
  1008. }
  1009. }
  1010. /* Give PHYs up to 5 sec to report a link */
  1011. i = 50;
  1012. do {
  1013. err = curphy->read_status(uec->mii_info);
  1014. udelay(100000);
  1015. } while (((i-- > 0) && !uec->mii_info->link) || err);
  1016. if (err || i <= 0)
  1017. printf("warning: %s: timeout on PHY link\n", dev->name);
  1018. adjust_link(dev);
  1019. uec->the_first_run = 1;
  1020. }
  1021. /* Set up the MAC address */
  1022. if (dev->enetaddr[0] & 0x01) {
  1023. printf("%s: MacAddress is multcast address\n",
  1024. __FUNCTION__);
  1025. return -1;
  1026. }
  1027. uec_set_mac_address(uec, dev->enetaddr);
  1028. err = uec_open(uec, COMM_DIR_RX_AND_TX);
  1029. if (err) {
  1030. printf("%s: cannot enable UEC device\n", dev->name);
  1031. return -1;
  1032. }
  1033. phy_change(dev);
  1034. return (uec->mii_info->link ? 0 : -1);
  1035. }
  1036. static void uec_halt(struct eth_device* dev)
  1037. {
  1038. uec_private_t *uec = (uec_private_t *)dev->priv;
  1039. uec_stop(uec, COMM_DIR_RX_AND_TX);
  1040. }
  1041. static int uec_send(struct eth_device* dev, volatile void *buf, int len)
  1042. {
  1043. uec_private_t *uec;
  1044. ucc_fast_private_t *uccf;
  1045. volatile qe_bd_t *bd;
  1046. u16 status;
  1047. int i;
  1048. int result = 0;
  1049. uec = (uec_private_t *)dev->priv;
  1050. uccf = uec->uccf;
  1051. bd = uec->txBd;
  1052. /* Find an empty TxBD */
  1053. for (i = 0; bd->status & TxBD_READY; i++) {
  1054. if (i > 0x100000) {
  1055. printf("%s: tx buffer not ready\n", dev->name);
  1056. return result;
  1057. }
  1058. }
  1059. /* Init TxBD */
  1060. BD_DATA_SET(bd, buf);
  1061. BD_LENGTH_SET(bd, len);
  1062. status = bd->status;
  1063. status &= BD_WRAP;
  1064. status |= (TxBD_READY | TxBD_LAST);
  1065. BD_STATUS_SET(bd, status);
  1066. /* Tell UCC to transmit the buffer */
  1067. ucc_fast_transmit_on_demand(uccf);
  1068. /* Wait for buffer to be transmitted */
  1069. for (i = 0; bd->status & TxBD_READY; i++) {
  1070. if (i > 0x100000) {
  1071. printf("%s: tx error\n", dev->name);
  1072. return result;
  1073. }
  1074. }
  1075. /* Ok, the buffer be transimitted */
  1076. BD_ADVANCE(bd, status, uec->p_tx_bd_ring);
  1077. uec->txBd = bd;
  1078. result = 1;
  1079. return result;
  1080. }
  1081. static int uec_recv(struct eth_device* dev)
  1082. {
  1083. uec_private_t *uec = dev->priv;
  1084. volatile qe_bd_t *bd;
  1085. u16 status;
  1086. u16 len;
  1087. u8 *data;
  1088. bd = uec->rxBd;
  1089. status = bd->status;
  1090. while (!(status & RxBD_EMPTY)) {
  1091. if (!(status & RxBD_ERROR)) {
  1092. data = BD_DATA(bd);
  1093. len = BD_LENGTH(bd);
  1094. NetReceive(data, len);
  1095. } else {
  1096. printf("%s: Rx error\n", dev->name);
  1097. }
  1098. status &= BD_CLEAN;
  1099. BD_LENGTH_SET(bd, 0);
  1100. BD_STATUS_SET(bd, status | RxBD_EMPTY);
  1101. BD_ADVANCE(bd, status, uec->p_rx_bd_ring);
  1102. status = bd->status;
  1103. }
  1104. uec->rxBd = bd;
  1105. return 1;
  1106. }
  1107. int uec_initialize(bd_t *bis, uec_info_t *uec_info)
  1108. {
  1109. struct eth_device *dev;
  1110. int i;
  1111. uec_private_t *uec;
  1112. int err;
  1113. dev = (struct eth_device *)malloc(sizeof(struct eth_device));
  1114. if (!dev)
  1115. return 0;
  1116. memset(dev, 0, sizeof(struct eth_device));
  1117. /* Allocate the UEC private struct */
  1118. uec = (uec_private_t *)malloc(sizeof(uec_private_t));
  1119. if (!uec) {
  1120. return -ENOMEM;
  1121. }
  1122. memset(uec, 0, sizeof(uec_private_t));
  1123. /* Adjust uec_info */
  1124. #if (MAX_QE_RISC == 4)
  1125. uec_info->risc_tx = QE_RISC_ALLOCATION_FOUR_RISCS;
  1126. uec_info->risc_rx = QE_RISC_ALLOCATION_FOUR_RISCS;
  1127. #endif
  1128. devlist[uec_info->uf_info.ucc_num] = dev;
  1129. uec->uec_info = uec_info;
  1130. uec->dev = dev;
  1131. sprintf(dev->name, "FSL UEC%d", uec_info->uf_info.ucc_num);
  1132. dev->iobase = 0;
  1133. dev->priv = (void *)uec;
  1134. dev->init = uec_init;
  1135. dev->halt = uec_halt;
  1136. dev->send = uec_send;
  1137. dev->recv = uec_recv;
  1138. /* Clear the ethnet address */
  1139. for (i = 0; i < 6; i++)
  1140. dev->enetaddr[i] = 0;
  1141. eth_register(dev);
  1142. err = uec_startup(uec);
  1143. if (err) {
  1144. printf("%s: Cannot configure net device, aborting.",dev->name);
  1145. return err;
  1146. }
  1147. #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII) \
  1148. && !defined(BITBANGMII)
  1149. miiphy_register(dev->name, uec_miiphy_read, uec_miiphy_write);
  1150. #endif
  1151. return 1;
  1152. }
  1153. int uec_eth_init(bd_t *bis, uec_info_t *uecs, int num)
  1154. {
  1155. int i;
  1156. for (i = 0; i < num; i++)
  1157. uec_initialize(bis, &uecs[i]);
  1158. return 0;
  1159. }
  1160. int uec_standard_init(bd_t *bis)
  1161. {
  1162. return uec_eth_init(bis, uec_info, ARRAY_SIZE(uec_info));
  1163. }