TQM8540.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464
  1. /*
  2. * Copyright 2005 DENX Software Engineering
  3. * Wolfgang Denk <wd@denx.de>
  4. * Copyright 2004 Freescale Semiconductor.
  5. * (C) Copyright 2002,2003 Motorola,Inc.
  6. * Xianghua Xiao <X.Xiao@motorola.com>
  7. *
  8. * See file CREDITS for list of people who contributed to this
  9. * project.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation; either version 2 of
  14. * the License, or (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  24. * MA 02111-1307 USA
  25. */
  26. /*
  27. * TQM8540 board configuration file
  28. *
  29. * Make sure you change the MAC address and other network params first,
  30. * search for CONFIG_ETHADDR, CONFIG_SERVERIP, etc in this file.
  31. */
  32. #ifndef __CONFIG_H
  33. #define __CONFIG_H
  34. /* High Level Configuration Options */
  35. #define CONFIG_BOOKE 1 /* BOOKE */
  36. #define CONFIG_E500 1 /* BOOKE e500 family */
  37. #define CONFIG_MPC85xx 1 /* MPC8540/MPC8560 */
  38. #define CONFIG_MPC8540 1 /* MPC8540 specific */
  39. #define CONFIG_TQM8540 1 /* TQM8540 board specific */
  40. #define CONFIG_PCI
  41. #define CONFIG_TSEC_ENET /* tsec ethernet support */
  42. #undef CONFIG_DDR_ECC /* only for ECC DDR module */
  43. #define CONFIG_DDR_DLL /* possible DLL fix needed */
  44. #define CONFIG_DDR_2T_TIMING /* Sets the 2T timing bit */
  45. /*
  46. * sysclk for MPC85xx
  47. *
  48. * Two valid values are:
  49. * 33000000
  50. * 66000000
  51. *
  52. * Most PCI cards are still 33Mhz, so in the presence of PCI, 33MHz
  53. * is likely the desired value here, so that is now the default.
  54. * The board, however, can run at 66MHz. In any event, this value
  55. * must match the settings of some switches. Details can be found
  56. * in the README.mpc85xxads.
  57. */
  58. #ifndef CONFIG_SYS_CLK_FREQ
  59. #define CONFIG_SYS_CLK_FREQ 33333333
  60. #endif
  61. /*
  62. * These can be toggled for performance analysis, otherwise use default.
  63. */
  64. #define CONFIG_L2_CACHE /* toggle L2 cache */
  65. #define CONFIG_BTB /* toggle branch predition */
  66. #define CONFIG_ADDR_STREAMING /* toggle addr streaming */
  67. #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
  68. #define CFG_INIT_DBCR DBCR_IDM /* Enable Debug Exceptions */
  69. #undef CFG_DRAM_TEST /* memory test, takes time */
  70. #define CFG_MEMTEST_START 0x00000000 /* memtest region */
  71. #define CFG_MEMTEST_END 0x10000000
  72. /*
  73. * Base addresses -- Note these are effective addresses where the
  74. * actual resources get mapped (not physical addresses)
  75. */
  76. #define CFG_CCSRBAR_DEFAULT 0xFF700000 /* CCSRBAR Default */
  77. #define CFG_CCSRBAR 0xE0000000 /* relocated CCSRBAR */
  78. #define CFG_IMMR CFG_CCSRBAR /* PQII uses CFG_IMMR */
  79. /*
  80. * DDR Setup
  81. */
  82. #define CFG_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
  83. #define CFG_SDRAM_BASE CFG_DDR_SDRAM_BASE
  84. #if defined(CONFIG_SPD_EEPROM)
  85. /*
  86. * Determine DDR configuration from I2C interface.
  87. */
  88. #define SPD_EEPROM_ADDRESS 0x51 /* DDR DIMM */
  89. #else
  90. /*
  91. * Manually set up DDR parameters
  92. */
  93. #define CFG_SDRAM_SIZE 512 /* DDR is 256MB */
  94. #define CFG_DDR_CS0_BNDS 0x0000001f /* 0-256MB */
  95. #define CFG_DDR_CS0_CONFIG 0x80000102
  96. #define CFG_DDR_TIMING_1 0x47445331
  97. #define CFG_DDR_TIMING_2 0x00000800 /* P9-45,may need tuning */
  98. #define CFG_DDR_CONTROL 0xc2000000 /* unbuffered,no DYN_PWR */
  99. #define CFG_DDR_MODE 0x40020062 /* DLL,normal,seq,4/2.5 */
  100. #define CFG_DDR_INTERVAL 0x05160100 /* autocharge,no open page */
  101. #endif
  102. /*
  103. * Flash on the Local Bus
  104. */
  105. #define CFG_LBC_FLASH_BASE 0xfe000000 /* Localbus SDRAM */
  106. #define CFG_LBC_FLASH_SIZE 32 /* LBC SDRAM is 32MB */
  107. #define CFG_FLASH_BASE CFG_LBC_FLASH_BASE /* start of FLASH 32M */
  108. #define CFG_BR0_PRELIM 0xfe001801 /* port size 32bit */
  109. #define CFG_OR0_PRELIM 0xfe000040 /* 32MB Flash */
  110. #define CFG_MAX_FLASH_BANKS 1 /* number of banks */
  111. #define CFG_MAX_FLASH_SECT 256 /* sectors per device */
  112. #undef CFG_FLASH_CHECKSUM
  113. #define CFG_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
  114. #define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
  115. #define CFG_MONITOR_BASE TEXT_BASE /* start of monitor */
  116. #if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
  117. #define CFG_RAMBOOT
  118. #else
  119. #undef CFG_RAMBOOT
  120. #endif
  121. #define CFG_FLASH_CFI_DRIVER
  122. #define CFG_FLASH_CFI
  123. #define CFG_FLASH_EMPTY_INFO
  124. #define CFG_LBC_LCRR 0x00030008 /* LB clock ratio reg */
  125. #define CFG_LBC_LBCR 0x00000000 /* LB config reg */
  126. #define CFG_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
  127. #define CFG_LBC_MRTPR 0x20000000 /* LB refresh timer prescal*/
  128. /*
  129. * LSDMR masks
  130. */
  131. #define CFG_LBC_LSDMR_RFEN (1 << (31 - 1))
  132. #define CFG_LBC_LSDMR_BSMA1516 (3 << (31 - 10))
  133. #define CFG_LBC_LSDMR_BSMA1617 (4 << (31 - 10))
  134. #define CFG_LBC_LSDMR_RFCR5 (3 << (31 - 16))
  135. #define CFG_LBC_LSDMR_RFCR16 (7 << (31 - 16))
  136. #define CFG_LBC_LSDMR_PRETOACT3 (3 << (31 - 19))
  137. #define CFG_LBC_LSDMR_PRETOACT7 (7 << (31 - 19))
  138. #define CFG_LBC_LSDMR_ACTTORW3 (3 << (31 - 22))
  139. #define CFG_LBC_LSDMR_ACTTORW7 (7 << (31 - 22))
  140. #define CFG_LBC_LSDMR_ACTTORW6 (6 << (31 - 22))
  141. #define CFG_LBC_LSDMR_BL8 (1 << (31 - 23))
  142. #define CFG_LBC_LSDMR_WRC2 (2 << (31 - 27))
  143. #define CFG_LBC_LSDMR_WRC4 (0 << (31 - 27))
  144. #define CFG_LBC_LSDMR_BUFCMD (1 << (31 - 29))
  145. #define CFG_LBC_LSDMR_CL3 (3 << (31 - 31))
  146. #define CFG_LBC_LSDMR_OP_NORMAL (0 << (31 - 4))
  147. #define CFG_LBC_LSDMR_OP_ARFRSH (1 << (31 - 4))
  148. #define CFG_LBC_LSDMR_OP_SRFRSH (2 << (31 - 4))
  149. #define CFG_LBC_LSDMR_OP_MRW (3 << (31 - 4))
  150. #define CFG_LBC_LSDMR_OP_PRECH (4 << (31 - 4))
  151. #define CFG_LBC_LSDMR_OP_PCHALL (5 << (31 - 4))
  152. #define CFG_LBC_LSDMR_OP_ACTBNK (6 << (31 - 4))
  153. #define CFG_LBC_LSDMR_OP_RWINV (7 << (31 - 4))
  154. #define CFG_LBC_LSDMR_COMMON ( CFG_LBC_LSDMR_BSMA1516 \
  155. | CFG_LBC_LSDMR_RFCR5 \
  156. | CFG_LBC_LSDMR_PRETOACT3 \
  157. | CFG_LBC_LSDMR_ACTTORW3 \
  158. | CFG_LBC_LSDMR_BL8 \
  159. | CFG_LBC_LSDMR_WRC2 \
  160. | CFG_LBC_LSDMR_CL3 \
  161. | CFG_LBC_LSDMR_RFEN \
  162. )
  163. /*
  164. * SDRAM Controller configuration sequence.
  165. */
  166. #define CFG_LBC_LSDMR_1 ( CFG_LBC_LSDMR_COMMON \
  167. | CFG_LBC_LSDMR_OP_PCHALL)
  168. #define CFG_LBC_LSDMR_2 ( CFG_LBC_LSDMR_COMMON \
  169. | CFG_LBC_LSDMR_OP_ARFRSH)
  170. #define CFG_LBC_LSDMR_3 ( CFG_LBC_LSDMR_COMMON \
  171. | CFG_LBC_LSDMR_OP_ARFRSH)
  172. #define CFG_LBC_LSDMR_4 ( CFG_LBC_LSDMR_COMMON \
  173. | CFG_LBC_LSDMR_OP_MRW)
  174. #define CFG_LBC_LSDMR_5 ( CFG_LBC_LSDMR_COMMON \
  175. | CFG_LBC_LSDMR_OP_NORMAL)
  176. #define CONFIG_L1_INIT_RAM
  177. #define CFG_INIT_RAM_LOCK 1
  178. #define CFG_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
  179. #define CFG_INIT_RAM_END 0x4000 /* End of used area in RAM */
  180. #define CFG_GBL_DATA_SIZE 128 /* num bytes initial data */
  181. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  182. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  183. #define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
  184. #define CFG_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
  185. /* Serial Port */
  186. #define CONFIG_CONS_INDEX 1
  187. #undef CONFIG_SERIAL_SOFTWARE_FIFO
  188. #define CFG_NS16550
  189. #define CFG_NS16550_SERIAL
  190. #define CFG_NS16550_REG_SIZE 1
  191. #define CFG_NS16550_CLK get_bus_freq(0)
  192. #define CFG_BAUDRATE_TABLE \
  193. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
  194. #define CFG_NS16550_COM1 (CFG_CCSRBAR+0x4500)
  195. #define CFG_NS16550_COM2 (CFG_CCSRBAR+0x4600)
  196. /* Use the HUSH parser */
  197. #define CFG_HUSH_PARSER
  198. #ifdef CFG_HUSH_PARSER
  199. #define CFG_PROMPT_HUSH_PS2 "> "
  200. #endif
  201. /* I2C */
  202. #define CONFIG_HARD_I2C /* I2C with hardware support */
  203. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  204. #define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
  205. #define CFG_I2C_SLAVE 0x7F
  206. #define CFG_I2C_NOPROBES {0x48} /* Don't probe these addrs */
  207. /* I2C RTC */
  208. #define CONFIG_RTC_DS1337 /* Use ds1337 rtc via i2c */
  209. #define CFG_I2C_RTC_ADDR 0x68 /* at address 0x68 */
  210. /* I2C EEPROM */
  211. /*
  212. * EEPROM configuration for onboard EEPROM M24C32 (M24C64 should work also).
  213. */
  214. #define CFG_I2C_EEPROM_ADDR 0x50 /* 1010000x */
  215. #define CFG_I2C_EEPROM_ADDR_LEN 2
  216. #define CFG_EEPROM_PAGE_WRITE_BITS 5 /* =32 Bytes per write */
  217. #define CFG_EEPROM_PAGE_WRITE_ENABLE
  218. #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 20
  219. #define CFG_I2C_MULTI_EEPROMS 1 /* more than one eeprom */
  220. /* I2C SYSMON (LM75) */
  221. #define CONFIG_DTT_LM75 1 /* ON Semi's LM75 */
  222. #define CONFIG_DTT_SENSORS {0} /* Sensor addresses */
  223. #define CFG_DTT_MAX_TEMP 70
  224. #define CFG_DTT_LOW_TEMP -30
  225. #define CFG_DTT_HYSTERESIS 3
  226. /* RapidIO MMU */
  227. #define CFG_RIO_MEM_BASE 0xc0000000 /* base address */
  228. #define CFG_RIO_MEM_PHYS CFG_RIO_MEM_BASE
  229. #define CFG_RIO_MEM_SIZE 0x20000000 /* 128M */
  230. /*
  231. * General PCI
  232. * Addresses are mapped 1-1.
  233. */
  234. #define CFG_PCI1_MEM_BASE 0x80000000
  235. #define CFG_PCI1_MEM_PHYS CFG_PCI1_MEM_BASE
  236. #define CFG_PCI1_MEM_SIZE 0x20000000 /* 512M */
  237. #define CFG_PCI1_IO_BASE 0xe2000000
  238. #define CFG_PCI1_IO_PHYS CFG_PCI1_IO_BASE
  239. #define CFG_PCI1_IO_SIZE 0x1000000 /* 16M */
  240. #if defined(CONFIG_PCI)
  241. #define CONFIG_NET_MULTI
  242. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  243. #undef CONFIG_EEPRO100
  244. #undef CONFIG_TULIP
  245. #if !defined(CONFIG_PCI_PNP)
  246. #define PCI_ENET0_IOADDR 0xe0000000
  247. #define PCI_ENET0_MEMADDR 0xe0000000
  248. #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */
  249. #endif
  250. #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  251. #define CFG_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
  252. #endif /* CONFIG_PCI */
  253. #if defined(CONFIG_TSEC_ENET)
  254. #ifndef CONFIG_NET_MULTI
  255. #define CONFIG_NET_MULTI 1
  256. #endif
  257. #define CONFIG_MII 1 /* MII PHY management */
  258. #define CONFIG_MPC85XX_TSEC1 1
  259. #define CONFIG_MPC85XX_TSEC1_NAME "TSEC0"
  260. #define CONFIG_MPC85XX_TSEC2 1
  261. #define CONFIG_MPC85XX_TSEC2_NAME "TSEC1"
  262. #define TSEC1_PHY_ADDR 0
  263. #define TSEC2_PHY_ADDR 1
  264. #define TSEC1_PHYIDX 0
  265. #define TSEC2_PHYIDX 0
  266. #define CONFIG_MPC85XX_FEC 1
  267. #define CONFIG_MPC85XX_FEC_NAME "FEC"
  268. #define FEC_PHY_ADDR 2
  269. #define FEC_PHYIDX 0
  270. #define CONFIG_HAS_ETH1
  271. #define CONFIG_HAS_ETH2
  272. /* Options are TSEC[0-1], FEC */
  273. #define CONFIG_ETHPRIME "TSEC1"
  274. #endif /* CONFIG_TSEC_ENET */
  275. /*
  276. * Environment
  277. */
  278. #ifndef CFG_RAMBOOT
  279. #define CFG_ENV_IS_IN_FLASH 1
  280. #define CFG_ENV_ADDR (CFG_MONITOR_BASE - 0x20000)
  281. #define CFG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */
  282. #define CFG_ENV_SIZE 0x2000
  283. #define CFG_ENV_OFFSET_REDUND (CFG_ENV_OFFSET-CFG_ENV_SECT_SIZE)
  284. #define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
  285. #else
  286. #define CFG_NO_FLASH 1 /* Flash is not usable now */
  287. #define CFG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
  288. #define CFG_ENV_ADDR (CFG_MONITOR_BASE - 0x1000)
  289. #define CFG_ENV_SIZE 0x2000
  290. #endif
  291. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  292. #define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  293. #define CONFIG_TIMESTAMP /* Print image info with timestamp */
  294. #if defined(CFG_RAMBOOT)
  295. # define CONFIG_CMD_PRIV (CONFIG_CMD_DFL & ~(CFG_CMD_ENV | CFG_CMD_LOADS))
  296. #else
  297. # define CONFIG_CMD_PRIV (CONFIG_CMD_DFL | \
  298. CFG_CMD_DHCP | \
  299. CFG_CMD_NFS | \
  300. CFG_CMD_SNTP )
  301. #endif
  302. #if defined(CONFIG_PCI)
  303. # define ADD_PCI_CMD (CFG_CMD_PCI)
  304. #else
  305. # define ADD_PCI_CMD 0
  306. #endif
  307. #define CONFIG_COMMANDS (CONFIG_CMD_PRIV | \
  308. ADD_PCI_CMD | \
  309. CFG_CMD_I2C | \
  310. CFG_CMD_DATE | \
  311. CFG_CMD_EEPROM | \
  312. CFG_CMD_DTT | \
  313. CFG_CMD_MII | \
  314. CFG_CMD_PING )
  315. #include <cmd_confdefs.h>
  316. #undef CONFIG_WATCHDOG /* watchdog disabled */
  317. /*
  318. * Miscellaneous configurable options
  319. */
  320. #define CFG_LONGHELP /* undef to save memory */
  321. #define CFG_LOAD_ADDR 0x2000000 /* default load address */
  322. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  323. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  324. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  325. #else
  326. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  327. #endif
  328. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  329. #define CFG_MAXARGS 16 /* max number of command args */
  330. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  331. #define CFG_HZ 1000 /* decrementer freq: 1ms ticks */
  332. /*
  333. * For booting Linux, the board info and command line data
  334. * have to be in the first 8 MB of memory, since this is
  335. * the maximum mapped by the Linux kernel during initialization.
  336. */
  337. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/
  338. /* Cache Configuration */
  339. #define CFG_DCACHE_SIZE 32768
  340. #define CFG_CACHELINE_SIZE 32
  341. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  342. #define CFG_CACHELINE_SHIFT 5 /*log base 2 of the above value*/
  343. #endif
  344. /*
  345. * Internal Definitions
  346. *
  347. * Boot Flags
  348. */
  349. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  350. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  351. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  352. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  353. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  354. #endif
  355. #define CONFIG_LOADADDR 200000 /* default location for tftp and bootm */
  356. #define CONFIG_BOOTDELAY 5 /* -1 disables auto-boot */
  357. #define CONFIG_BAUDRATE 115200
  358. #define CONFIG_PREBOOT "echo;" \
  359. "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \
  360. "echo"
  361. #undef CONFIG_BOOTARGS /* the boot command will set bootargs */
  362. #define CONFIG_EXTRA_ENV_SETTINGS \
  363. "netdev=eth0\0" \
  364. "consdev=ttyS0\0" \
  365. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  366. "nfsroot=$serverip:$rootpath\0" \
  367. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  368. "addip=setenv bootargs $bootargs " \
  369. "ip=$ipaddr:$serverip:$gatewayip:$netmask" \
  370. ":$hostname:$netdev:off panic=1\0" \
  371. "addcons=setenv bootargs $bootargs " \
  372. "console=$consdev,$baudrate\0" \
  373. "flash_nfs=run nfsargs addip addcons;" \
  374. "bootm $kernel_addr\0" \
  375. "flash_self=run ramargs addip addcons;" \
  376. "bootm $kernel_addr $ramdisk_addr\0" \
  377. "net_nfs=tftp $loadaddr $bootfile;" \
  378. "run nfsargs addip addcons;bootm\0" \
  379. "rootpath=/opt/eldk/ppc_85xx\0" \
  380. "bootfile=/tftpboot/tqm8540/uImage\0" \
  381. "kernel_addr=FE000000\0" \
  382. "ramdisk_addr=FE100000\0" \
  383. "load=tftp 100000 /tftpboot/tqm8540/u-boot.bin\0" \
  384. "update=protect off fffc0000 ffffffff;era fffc0000 ffffffff;" \
  385. "cp.b 100000 fffc0000 40000;" \
  386. "setenv filesize;saveenv\0" \
  387. "upd=run load;run update\0" \
  388. ""
  389. #define CONFIG_BOOTCOMMAND "run flash_self"
  390. #endif /* __CONFIG_H */