lc_common_dimm_params.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480
  1. /*
  2. * Copyright 2008 Freescale Semiconductor, Inc.
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License
  6. * Version 2 as published by the Free Software Foundation.
  7. */
  8. #include <common.h>
  9. #include <asm/fsl_ddr_sdram.h>
  10. #include "ddr.h"
  11. unsigned int
  12. compute_cas_latency_ddr3(const dimm_params_t *dimm_params,
  13. common_timing_params_t *outpdimm,
  14. unsigned int number_of_dimms)
  15. {
  16. unsigned int i;
  17. unsigned int tAAmin_ps = 0;
  18. unsigned int tCKmin_X_ps = 0;
  19. unsigned int common_caslat;
  20. unsigned int caslat_actual;
  21. unsigned int retry = 16;
  22. unsigned int tmp;
  23. const unsigned int mclk_ps = get_memory_clk_period_ps();
  24. /* compute the common CAS latency supported between slots */
  25. tmp = dimm_params[0].caslat_X;
  26. for (i = 1; i < number_of_dimms; i++)
  27. tmp &= dimm_params[i].caslat_X;
  28. common_caslat = tmp;
  29. /* compute the max tAAmin tCKmin between slots */
  30. for (i = 0; i < number_of_dimms; i++) {
  31. tAAmin_ps = max(tAAmin_ps, dimm_params[i].tAA_ps);
  32. tCKmin_X_ps = max(tCKmin_X_ps, dimm_params[i].tCKmin_X_ps);
  33. }
  34. /* validate if the memory clk is in the range of dimms */
  35. if (mclk_ps < tCKmin_X_ps) {
  36. printf("The DIMM max tCKmin is %d ps,"
  37. "doesn't support the MCLK cycle %d ps\n",
  38. tCKmin_X_ps, mclk_ps);
  39. return 1;
  40. }
  41. /* determine the acutal cas latency */
  42. caslat_actual = (tAAmin_ps + mclk_ps - 1) / mclk_ps;
  43. /* check if the dimms support the CAS latency */
  44. while (!(common_caslat & (1 << caslat_actual)) && retry > 0) {
  45. caslat_actual++;
  46. retry--;
  47. }
  48. /* once the caculation of caslat_actual is completed
  49. * we must verify that this CAS latency value does not
  50. * exceed tAAmax, which is 20 ns for all DDR3 speed grades
  51. */
  52. if (caslat_actual * mclk_ps > 20000) {
  53. printf("The choosen cas latency %d is too large\n",
  54. caslat_actual);
  55. return 1;
  56. }
  57. outpdimm->lowest_common_SPD_caslat = caslat_actual;
  58. return 0;
  59. }
  60. /*
  61. * compute_lowest_common_dimm_parameters()
  62. *
  63. * Determine the worst-case DIMM timing parameters from the set of DIMMs
  64. * whose parameters have been computed into the array pointed to
  65. * by dimm_params.
  66. */
  67. unsigned int
  68. compute_lowest_common_dimm_parameters(const dimm_params_t *dimm_params,
  69. common_timing_params_t *outpdimm,
  70. unsigned int number_of_dimms)
  71. {
  72. unsigned int i;
  73. unsigned int tCKmin_X_ps = 0;
  74. unsigned int tCKmax_ps = 0xFFFFFFFF;
  75. unsigned int tCKmax_max_ps = 0;
  76. unsigned int tRCD_ps = 0;
  77. unsigned int tRP_ps = 0;
  78. unsigned int tRAS_ps = 0;
  79. unsigned int tWR_ps = 0;
  80. unsigned int tWTR_ps = 0;
  81. unsigned int tRFC_ps = 0;
  82. unsigned int tRRD_ps = 0;
  83. unsigned int tRC_ps = 0;
  84. unsigned int refresh_rate_ps = 0;
  85. unsigned int tIS_ps = 0;
  86. unsigned int tIH_ps = 0;
  87. unsigned int tDS_ps = 0;
  88. unsigned int tDH_ps = 0;
  89. unsigned int tRTP_ps = 0;
  90. unsigned int tDQSQ_max_ps = 0;
  91. unsigned int tQHS_ps = 0;
  92. unsigned int temp1, temp2;
  93. unsigned int additive_latency = 0;
  94. #if !defined(CONFIG_FSL_DDR3)
  95. const unsigned int mclk_ps = get_memory_clk_period_ps();
  96. unsigned int lowest_good_caslat;
  97. unsigned int not_ok;
  98. debug("using mclk_ps = %u\n", mclk_ps);
  99. #endif
  100. temp1 = 0;
  101. for (i = 0; i < number_of_dimms; i++) {
  102. /*
  103. * If there are no ranks on this DIMM,
  104. * it probably doesn't exist, so skip it.
  105. */
  106. if (dimm_params[i].n_ranks == 0) {
  107. temp1++;
  108. continue;
  109. }
  110. if (dimm_params[i].n_ranks == 4 && i != 0) {
  111. printf("Found Quad-rank DIMM in wrong bank, ignored."
  112. " Software may not run as expected.\n");
  113. temp1++;
  114. continue;
  115. }
  116. if (dimm_params[i].n_ranks == 4 && \
  117. CONFIG_CHIP_SELECTS_PER_CTRL/CONFIG_DIMM_SLOTS_PER_CTLR < 4) {
  118. printf("Found Quad-rank DIMM, not able to support.");
  119. temp1++;
  120. continue;
  121. }
  122. /*
  123. * Find minimum tCKmax_ps to find fastest slow speed,
  124. * i.e., this is the slowest the whole system can go.
  125. */
  126. tCKmax_ps = min(tCKmax_ps, dimm_params[i].tCKmax_ps);
  127. /* Either find maximum value to determine slowest
  128. * speed, delay, time, period, etc */
  129. tCKmin_X_ps = max(tCKmin_X_ps, dimm_params[i].tCKmin_X_ps);
  130. tCKmax_max_ps = max(tCKmax_max_ps, dimm_params[i].tCKmax_ps);
  131. tRCD_ps = max(tRCD_ps, dimm_params[i].tRCD_ps);
  132. tRP_ps = max(tRP_ps, dimm_params[i].tRP_ps);
  133. tRAS_ps = max(tRAS_ps, dimm_params[i].tRAS_ps);
  134. tWR_ps = max(tWR_ps, dimm_params[i].tWR_ps);
  135. tWTR_ps = max(tWTR_ps, dimm_params[i].tWTR_ps);
  136. tRFC_ps = max(tRFC_ps, dimm_params[i].tRFC_ps);
  137. tRRD_ps = max(tRRD_ps, dimm_params[i].tRRD_ps);
  138. tRC_ps = max(tRC_ps, dimm_params[i].tRC_ps);
  139. tIS_ps = max(tIS_ps, dimm_params[i].tIS_ps);
  140. tIH_ps = max(tIH_ps, dimm_params[i].tIH_ps);
  141. tDS_ps = max(tDS_ps, dimm_params[i].tDS_ps);
  142. tDH_ps = max(tDH_ps, dimm_params[i].tDH_ps);
  143. tRTP_ps = max(tRTP_ps, dimm_params[i].tRTP_ps);
  144. tQHS_ps = max(tQHS_ps, dimm_params[i].tQHS_ps);
  145. refresh_rate_ps = max(refresh_rate_ps,
  146. dimm_params[i].refresh_rate_ps);
  147. /*
  148. * Find maximum tDQSQ_max_ps to find slowest.
  149. *
  150. * FIXME: is finding the slowest value the correct
  151. * strategy for this parameter?
  152. */
  153. tDQSQ_max_ps = max(tDQSQ_max_ps, dimm_params[i].tDQSQ_max_ps);
  154. }
  155. outpdimm->ndimms_present = number_of_dimms - temp1;
  156. if (temp1 == number_of_dimms) {
  157. debug("no dimms this memory controller\n");
  158. return 0;
  159. }
  160. outpdimm->tCKmin_X_ps = tCKmin_X_ps;
  161. outpdimm->tCKmax_ps = tCKmax_ps;
  162. outpdimm->tCKmax_max_ps = tCKmax_max_ps;
  163. outpdimm->tRCD_ps = tRCD_ps;
  164. outpdimm->tRP_ps = tRP_ps;
  165. outpdimm->tRAS_ps = tRAS_ps;
  166. outpdimm->tWR_ps = tWR_ps;
  167. outpdimm->tWTR_ps = tWTR_ps;
  168. outpdimm->tRFC_ps = tRFC_ps;
  169. outpdimm->tRRD_ps = tRRD_ps;
  170. outpdimm->tRC_ps = tRC_ps;
  171. outpdimm->refresh_rate_ps = refresh_rate_ps;
  172. outpdimm->tIS_ps = tIS_ps;
  173. outpdimm->tIH_ps = tIH_ps;
  174. outpdimm->tDS_ps = tDS_ps;
  175. outpdimm->tDH_ps = tDH_ps;
  176. outpdimm->tRTP_ps = tRTP_ps;
  177. outpdimm->tDQSQ_max_ps = tDQSQ_max_ps;
  178. outpdimm->tQHS_ps = tQHS_ps;
  179. /* Determine common burst length for all DIMMs. */
  180. temp1 = 0xff;
  181. for (i = 0; i < number_of_dimms; i++) {
  182. if (dimm_params[i].n_ranks) {
  183. temp1 &= dimm_params[i].burst_lengths_bitmask;
  184. }
  185. }
  186. outpdimm->all_DIMMs_burst_lengths_bitmask = temp1;
  187. /* Determine if all DIMMs registered buffered. */
  188. temp1 = temp2 = 0;
  189. for (i = 0; i < number_of_dimms; i++) {
  190. if (dimm_params[i].n_ranks) {
  191. if (dimm_params[i].registered_dimm)
  192. temp1 = 1;
  193. if (!dimm_params[i].registered_dimm)
  194. temp2 = 1;
  195. }
  196. }
  197. outpdimm->all_DIMMs_registered = 0;
  198. if (temp1 && !temp2) {
  199. outpdimm->all_DIMMs_registered = 1;
  200. }
  201. outpdimm->all_DIMMs_unbuffered = 0;
  202. if (!temp1 && temp2) {
  203. outpdimm->all_DIMMs_unbuffered = 1;
  204. }
  205. /* CHECKME: */
  206. if (!outpdimm->all_DIMMs_registered
  207. && !outpdimm->all_DIMMs_unbuffered) {
  208. printf("ERROR: Mix of registered buffered and unbuffered "
  209. "DIMMs detected!\n");
  210. }
  211. #if defined(CONFIG_FSL_DDR3)
  212. if (compute_cas_latency_ddr3(dimm_params, outpdimm, number_of_dimms))
  213. return 1;
  214. #else
  215. /*
  216. * Compute a CAS latency suitable for all DIMMs
  217. *
  218. * Strategy for SPD-defined latencies: compute only
  219. * CAS latency defined by all DIMMs.
  220. */
  221. /*
  222. * Step 1: find CAS latency common to all DIMMs using bitwise
  223. * operation.
  224. */
  225. temp1 = 0xFF;
  226. for (i = 0; i < number_of_dimms; i++) {
  227. if (dimm_params[i].n_ranks) {
  228. temp2 = 0;
  229. temp2 |= 1 << dimm_params[i].caslat_X;
  230. temp2 |= 1 << dimm_params[i].caslat_X_minus_1;
  231. temp2 |= 1 << dimm_params[i].caslat_X_minus_2;
  232. /*
  233. * FIXME: If there was no entry for X-2 (X-1) in
  234. * the SPD, then caslat_X_minus_2
  235. * (caslat_X_minus_1) contains either 255 or
  236. * 0xFFFFFFFF because that's what the glorious
  237. * __ilog2 function returns for an input of 0.
  238. * On 32-bit PowerPC, left shift counts with bit
  239. * 26 set (that the value of 255 or 0xFFFFFFFF
  240. * will have), cause the destination register to
  241. * be 0. That is why this works.
  242. */
  243. temp1 &= temp2;
  244. }
  245. }
  246. /*
  247. * Step 2: check each common CAS latency against tCK of each
  248. * DIMM's SPD.
  249. */
  250. lowest_good_caslat = 0;
  251. temp2 = 0;
  252. while (temp1) {
  253. not_ok = 0;
  254. temp2 = __ilog2(temp1);
  255. debug("checking common caslat = %u\n", temp2);
  256. /* Check if this CAS latency will work on all DIMMs at tCK. */
  257. for (i = 0; i < number_of_dimms; i++) {
  258. if (!dimm_params[i].n_ranks) {
  259. continue;
  260. }
  261. if (dimm_params[i].caslat_X == temp2) {
  262. if (mclk_ps >= dimm_params[i].tCKmin_X_ps) {
  263. debug("CL = %u ok on DIMM %u at tCK=%u"
  264. " ps with its tCKmin_X_ps of %u\n",
  265. temp2, i, mclk_ps,
  266. dimm_params[i].tCKmin_X_ps);
  267. continue;
  268. } else {
  269. not_ok++;
  270. }
  271. }
  272. if (dimm_params[i].caslat_X_minus_1 == temp2) {
  273. unsigned int tCKmin_X_minus_1_ps
  274. = dimm_params[i].tCKmin_X_minus_1_ps;
  275. if (mclk_ps >= tCKmin_X_minus_1_ps) {
  276. debug("CL = %u ok on DIMM %u at "
  277. "tCK=%u ps with its "
  278. "tCKmin_X_minus_1_ps of %u\n",
  279. temp2, i, mclk_ps,
  280. tCKmin_X_minus_1_ps);
  281. continue;
  282. } else {
  283. not_ok++;
  284. }
  285. }
  286. if (dimm_params[i].caslat_X_minus_2 == temp2) {
  287. unsigned int tCKmin_X_minus_2_ps
  288. = dimm_params[i].tCKmin_X_minus_2_ps;
  289. if (mclk_ps >= tCKmin_X_minus_2_ps) {
  290. debug("CL = %u ok on DIMM %u at "
  291. "tCK=%u ps with its "
  292. "tCKmin_X_minus_2_ps of %u\n",
  293. temp2, i, mclk_ps,
  294. tCKmin_X_minus_2_ps);
  295. continue;
  296. } else {
  297. not_ok++;
  298. }
  299. }
  300. }
  301. if (!not_ok) {
  302. lowest_good_caslat = temp2;
  303. }
  304. temp1 &= ~(1 << temp2);
  305. }
  306. debug("lowest common SPD-defined CAS latency = %u\n",
  307. lowest_good_caslat);
  308. outpdimm->lowest_common_SPD_caslat = lowest_good_caslat;
  309. /*
  310. * Compute a common 'de-rated' CAS latency.
  311. *
  312. * The strategy here is to find the *highest* dereated cas latency
  313. * with the assumption that all of the DIMMs will support a dereated
  314. * CAS latency higher than or equal to their lowest dereated value.
  315. */
  316. temp1 = 0;
  317. for (i = 0; i < number_of_dimms; i++) {
  318. temp1 = max(temp1, dimm_params[i].caslat_lowest_derated);
  319. }
  320. outpdimm->highest_common_derated_caslat = temp1;
  321. debug("highest common dereated CAS latency = %u\n", temp1);
  322. #endif /* #if defined(CONFIG_FSL_DDR3) */
  323. /* Determine if all DIMMs ECC capable. */
  324. temp1 = 1;
  325. for (i = 0; i < number_of_dimms; i++) {
  326. if (dimm_params[i].n_ranks && dimm_params[i].edc_config != 2) {
  327. temp1 = 0;
  328. break;
  329. }
  330. }
  331. if (temp1) {
  332. debug("all DIMMs ECC capable\n");
  333. } else {
  334. debug("Warning: not all DIMMs ECC capable, cant enable ECC\n");
  335. }
  336. outpdimm->all_DIMMs_ECC_capable = temp1;
  337. #ifndef CONFIG_FSL_DDR3
  338. /* FIXME: move to somewhere else to validate. */
  339. if (mclk_ps > tCKmax_max_ps) {
  340. printf("Warning: some of the installed DIMMs "
  341. "can not operate this slowly.\n");
  342. return 1;
  343. }
  344. #endif
  345. /*
  346. * Compute additive latency.
  347. *
  348. * For DDR1, additive latency should be 0.
  349. *
  350. * For DDR2, with ODT enabled, use "a value" less than ACTTORW,
  351. * which comes from Trcd, and also note that:
  352. * add_lat + caslat must be >= 4
  353. *
  354. * For DDR3, we use the AL=0
  355. *
  356. * When to use additive latency for DDR2:
  357. *
  358. * I. Because you are using CL=3 and need to do ODT on writes and
  359. * want functionality.
  360. * 1. Are you going to use ODT? (Does your board not have
  361. * additional termination circuitry for DQ, DQS, DQS_,
  362. * DM, RDQS, RDQS_ for x4/x8 configs?)
  363. * 2. If so, is your lowest supported CL going to be 3?
  364. * 3. If so, then you must set AL=1 because
  365. *
  366. * WL >= 3 for ODT on writes
  367. * RL = AL + CL
  368. * WL = RL - 1
  369. * ->
  370. * WL = AL + CL - 1
  371. * AL + CL - 1 >= 3
  372. * AL + CL >= 4
  373. * QED
  374. *
  375. * RL >= 3 for ODT on reads
  376. * RL = AL + CL
  377. *
  378. * Since CL aren't usually less than 2, AL=0 is a minimum,
  379. * so the WL-derived AL should be the -- FIXME?
  380. *
  381. * II. Because you are using auto-precharge globally and want to
  382. * use additive latency (posted CAS) to get more bandwidth.
  383. * 1. Are you going to use auto-precharge mode globally?
  384. *
  385. * Use addtivie latency and compute AL to be 1 cycle less than
  386. * tRCD, i.e. the READ or WRITE command is in the cycle
  387. * immediately following the ACTIVATE command..
  388. *
  389. * III. Because you feel like it or want to do some sort of
  390. * degraded-performance experiment.
  391. * 1. Do you just want to use additive latency because you feel
  392. * like it?
  393. *
  394. * Validation: AL is less than tRCD, and within the other
  395. * read-to-precharge constraints.
  396. */
  397. additive_latency = 0;
  398. #if defined(CONFIG_FSL_DDR2)
  399. if (lowest_good_caslat < 4) {
  400. additive_latency = picos_to_mclk(tRCD_ps) - lowest_good_caslat;
  401. if (mclk_to_picos(additive_latency) > tRCD_ps) {
  402. additive_latency = picos_to_mclk(tRCD_ps);
  403. debug("setting additive_latency to %u because it was "
  404. " greater than tRCD_ps\n", additive_latency);
  405. }
  406. }
  407. #elif defined(CONFIG_FSL_DDR3)
  408. /*
  409. * The system will not use the global auto-precharge mode.
  410. * However, it uses the page mode, so we set AL=0
  411. */
  412. additive_latency = 0;
  413. #endif
  414. /*
  415. * Validate additive latency
  416. * FIXME: move to somewhere else to validate
  417. *
  418. * AL <= tRCD(min)
  419. */
  420. if (mclk_to_picos(additive_latency) > tRCD_ps) {
  421. printf("Error: invalid additive latency exceeds tRCD(min).\n");
  422. return 1;
  423. }
  424. /*
  425. * RL = CL + AL; RL >= 3 for ODT_RD_CFG to be enabled
  426. * WL = RL - 1; WL >= 3 for ODT_WL_CFG to be enabled
  427. * ADD_LAT (the register) must be set to a value less
  428. * than ACTTORW if WL = 1, then AL must be set to 1
  429. * RD_TO_PRE (the register) must be set to a minimum
  430. * tRTP + AL if AL is nonzero
  431. */
  432. /*
  433. * Additive latency will be applied only if the memctl option to
  434. * use it.
  435. */
  436. outpdimm->additive_latency = additive_latency;
  437. return 0;
  438. }