ddr-8641.c 2.4 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485
  1. /*
  2. * Copyright 2008 Freescale Semiconductor, Inc.
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License
  6. * Version 2 as published by the Free Software Foundation.
  7. */
  8. #include <common.h>
  9. #include <asm/io.h>
  10. #include <asm/fsl_ddr_sdram.h>
  11. #if (CONFIG_CHIP_SELECTS_PER_CTRL > 4)
  12. #error Invalid setting for CONFIG_CHIP_SELECTS_PER_CTRL
  13. #endif
  14. void fsl_ddr_set_memctl_regs(const fsl_ddr_cfg_regs_t *regs,
  15. unsigned int ctrl_num)
  16. {
  17. unsigned int i;
  18. volatile ccsr_ddr_t *ddr;
  19. switch (ctrl_num) {
  20. case 0:
  21. ddr = (void *)CFG_MPC86xx_DDR_ADDR;
  22. break;
  23. case 1:
  24. ddr = (void *)CFG_MPC86xx_DDR2_ADDR;
  25. break;
  26. default:
  27. printf("%s unexpected ctrl_num = %u\n", __FUNCTION__, ctrl_num);
  28. return;
  29. }
  30. for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  31. if (i == 0) {
  32. out_be32(&ddr->cs0_bnds, regs->cs[i].bnds);
  33. out_be32(&ddr->cs0_config, regs->cs[i].config);
  34. } else if (i == 1) {
  35. out_be32(&ddr->cs1_bnds, regs->cs[i].bnds);
  36. out_be32(&ddr->cs1_config, regs->cs[i].config);
  37. } else if (i == 2) {
  38. out_be32(&ddr->cs2_bnds, regs->cs[i].bnds);
  39. out_be32(&ddr->cs2_config, regs->cs[i].config);
  40. } else if (i == 3) {
  41. out_be32(&ddr->cs3_bnds, regs->cs[i].bnds);
  42. out_be32(&ddr->cs3_config, regs->cs[i].config);
  43. }
  44. }
  45. out_be32(&ddr->timing_cfg_3, regs->timing_cfg_3);
  46. out_be32(&ddr->timing_cfg_0, regs->timing_cfg_0);
  47. out_be32(&ddr->timing_cfg_1, regs->timing_cfg_1);
  48. out_be32(&ddr->timing_cfg_2, regs->timing_cfg_2);
  49. out_be32(&ddr->sdram_cfg_2, regs->ddr_sdram_cfg_2);
  50. out_be32(&ddr->sdram_mode_1, regs->ddr_sdram_mode);
  51. out_be32(&ddr->sdram_mode_2, regs->ddr_sdram_mode_2);
  52. out_be32(&ddr->sdram_mode_cntl, regs->ddr_sdram_md_cntl);
  53. out_be32(&ddr->sdram_interval, regs->ddr_sdram_interval);
  54. out_be32(&ddr->sdram_data_init, regs->ddr_data_init);
  55. out_be32(&ddr->sdram_clk_cntl, regs->ddr_sdram_clk_cntl);
  56. out_be32(&ddr->init_addr, regs->ddr_init_addr);
  57. out_be32(&ddr->init_ext_addr, regs->ddr_init_ext_addr);
  58. debug("before go\n");
  59. /*
  60. * 200 painful micro-seconds must elapse between
  61. * the DDR clock setup and the DDR config enable.
  62. */
  63. udelay(200);
  64. asm volatile("sync;isync");
  65. out_be32(&ddr->sdram_cfg_1, regs->ddr_sdram_cfg);
  66. /*
  67. * Poll DDR_SDRAM_CFG_2[D_INIT] bit until auto-data init is done
  68. */
  69. while (in_be32(&ddr->sdram_cfg_2) & 0x10) {
  70. udelay(10000); /* throttle polling rate */
  71. }
  72. }