cpu.c 7.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382
  1. /*
  2. * (C) Copyright 2000-2006
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * CPU specific code
  25. *
  26. * written or collected and sometimes rewritten by
  27. * Magnus Damm <damm@bitsmart.com>
  28. *
  29. * minor modifications by
  30. * Wolfgang Denk <wd@denx.de>
  31. */
  32. #include <common.h>
  33. #include <watchdog.h>
  34. #include <command.h>
  35. #include <asm/cache.h>
  36. #include <ppc4xx.h>
  37. #if !defined(CONFIG_405)
  38. DECLARE_GLOBAL_DATA_PTR;
  39. #endif
  40. #if defined(CONFIG_440)
  41. #define FREQ_EBC (sys_info.freqEPB)
  42. #else
  43. #define FREQ_EBC (sys_info.freqPLB / sys_info.pllExtBusDiv)
  44. #endif
  45. #if defined(CONFIG_405GP) || defined(CONFIG_440EP) || defined(CONFIG_440GR)
  46. #define PCI_ASYNC
  47. int pci_async_enabled(void)
  48. {
  49. #if defined(CONFIG_405GP)
  50. return (mfdcr(strap) & PSR_PCI_ASYNC_EN);
  51. #endif
  52. #if defined(CONFIG_440EP) || defined(CONFIG_440GR)
  53. unsigned long val;
  54. mfsdr(sdr_sdstp1, val);
  55. return (val & SDR0_SDSTP1_PAME_MASK);
  56. #endif
  57. }
  58. #endif
  59. #if defined(CONFIG_PCI) && !defined(CONFIG_IOP480) && !defined(CONFIG_405)
  60. int pci_arbiter_enabled(void)
  61. {
  62. #if defined(CONFIG_405GP)
  63. return (mfdcr(strap) & PSR_PCI_ARBIT_EN);
  64. #endif
  65. #if defined(CONFIG_405EP)
  66. return (mfdcr(cpc0_pci) & CPC0_PCI_ARBIT_EN);
  67. #endif
  68. #if defined(CONFIG_440GP)
  69. return (mfdcr(cpc0_strp1) & CPC0_STRP1_PAE_MASK);
  70. #endif
  71. #if defined(CONFIG_440GX) || defined(CONFIG_440EP) || defined(CONFIG_440GR) || defined(CONFIG_440SP)
  72. unsigned long val;
  73. mfsdr(sdr_sdstp1, val);
  74. return (val & SDR0_SDSTP1_PAE_MASK);
  75. #endif
  76. }
  77. #endif
  78. #if defined(CONFIG_405EP)|| defined(CONFIG_440EP) || defined(CONFIG_440GR) || \
  79. defined(CONFIG_440GX) || defined(CONFIG_440SP)
  80. #define I2C_BOOTROM
  81. int i2c_bootrom_enabled(void)
  82. {
  83. #if defined(CONFIG_405EP)
  84. return (mfdcr(cpc0_boot) & CPC0_BOOT_SEP);
  85. #endif
  86. #if defined(CONFIG_440GX) || defined(CONFIG_440EP) || defined(CONFIG_440GR) || defined(CONFIG_440SP)
  87. unsigned long val;
  88. mfsdr(sdr_sdcs, val);
  89. return (val & SDR0_SDCS_SDD);
  90. #endif
  91. }
  92. #endif
  93. #if defined(CONFIG_440)
  94. static int do_chip_reset(unsigned long sys0, unsigned long sys1);
  95. #endif
  96. int checkcpu (void)
  97. {
  98. #if !defined(CONFIG_405) /* not used on Xilinx 405 FPGA implementations */
  99. uint pvr = get_pvr();
  100. ulong clock = gd->cpu_clk;
  101. char buf[32];
  102. #if !defined(CONFIG_IOP480)
  103. sys_info_t sys_info;
  104. puts ("CPU: ");
  105. get_sys_info(&sys_info);
  106. puts("AMCC PowerPC 4");
  107. #if defined(CONFIG_405GP) || defined(CONFIG_405CR) || defined(CONFIG_405EP)
  108. puts("05");
  109. #endif
  110. #if defined(CONFIG_440)
  111. puts("40");
  112. #endif
  113. switch (pvr) {
  114. case PVR_405GP_RB:
  115. puts("GP Rev. B");
  116. break;
  117. case PVR_405GP_RC:
  118. puts("GP Rev. C");
  119. break;
  120. case PVR_405GP_RD:
  121. puts("GP Rev. D");
  122. break;
  123. #ifdef CONFIG_405GP
  124. case PVR_405GP_RE: /* 405GP rev E and 405CR rev C have same PVR */
  125. puts("GP Rev. E");
  126. break;
  127. #endif
  128. case PVR_405CR_RA:
  129. puts("CR Rev. A");
  130. break;
  131. case PVR_405CR_RB:
  132. puts("CR Rev. B");
  133. break;
  134. #ifdef CONFIG_405CR
  135. case PVR_405CR_RC: /* 405GP rev E and 405CR rev C have same PVR */
  136. puts("CR Rev. C");
  137. break;
  138. #endif
  139. case PVR_405GPR_RB:
  140. puts("GPr Rev. B");
  141. break;
  142. case PVR_405EP_RB:
  143. puts("EP Rev. B");
  144. break;
  145. #if defined(CONFIG_440)
  146. case PVR_440GP_RB:
  147. puts("GP Rev. B");
  148. /* See errata 1.12: CHIP_4 */
  149. if ((mfdcr(cpc0_sys0) != mfdcr(cpc0_strp0)) ||
  150. (mfdcr(cpc0_sys1) != mfdcr(cpc0_strp1)) ){
  151. puts ( "\n\t CPC0_SYSx DCRs corrupted. "
  152. "Resetting chip ...\n");
  153. udelay( 1000 * 1000 ); /* Give time for serial buf to clear */
  154. do_chip_reset ( mfdcr(cpc0_strp0),
  155. mfdcr(cpc0_strp1) );
  156. }
  157. break;
  158. case PVR_440GP_RC:
  159. puts("GP Rev. C");
  160. break;
  161. case PVR_440GX_RA:
  162. puts("GX Rev. A");
  163. break;
  164. case PVR_440GX_RB:
  165. puts("GX Rev. B");
  166. break;
  167. case PVR_440GX_RC:
  168. puts("GX Rev. C");
  169. break;
  170. case PVR_440GX_RF:
  171. puts("GX Rev. F");
  172. break;
  173. case PVR_440EP_RA:
  174. puts("EP Rev. A");
  175. break;
  176. #ifdef CONFIG_440EP
  177. case PVR_440EP_RB: /* 440EP rev B and 440GR rev A have same PVR */
  178. puts("EP Rev. B");
  179. break;
  180. case PVR_440EP_RC: /* 440EP rev C and 440GR rev B have same PVR */
  181. puts("EP Rev. C");
  182. break;
  183. #endif /* CONFIG_440EP */
  184. #ifdef CONFIG_440GR
  185. case PVR_440GR_RA: /* 440EP rev B and 440GR rev A have same PVR */
  186. puts("GR Rev. A");
  187. break;
  188. case PVR_440GR_RB: /* 440EP rev C and 440GR rev B have same PVR */
  189. puts("GR Rev. B");
  190. break;
  191. #endif /* CONFIG_440GR */
  192. #endif /* CONFIG_440 */
  193. case PVR_440SP_RA:
  194. puts("SP Rev. A");
  195. break;
  196. case PVR_440SP_RB:
  197. puts("SP Rev. B");
  198. break;
  199. default:
  200. printf (" UNKNOWN (PVR=%08x)", pvr);
  201. break;
  202. }
  203. printf (" at %s MHz (PLB=%lu, OPB=%lu, EBC=%lu MHz)\n", strmhz(buf, clock),
  204. sys_info.freqPLB / 1000000,
  205. sys_info.freqPLB / sys_info.pllOpbDiv / 1000000,
  206. FREQ_EBC / 1000000);
  207. #if defined(I2C_BOOTROM)
  208. printf (" I2C boot EEPROM %sabled\n", i2c_bootrom_enabled() ? "en" : "dis");
  209. #endif
  210. #if defined(CONFIG_PCI)
  211. printf (" Internal PCI arbiter %sabled", pci_arbiter_enabled() ? "en" : "dis");
  212. #endif
  213. #if defined(PCI_ASYNC)
  214. if (pci_async_enabled()) {
  215. printf (", PCI async ext clock used");
  216. } else {
  217. printf (", PCI sync clock at %lu MHz",
  218. sys_info.freqPLB / sys_info.pllPciDiv / 1000000);
  219. }
  220. #endif
  221. #if defined(CONFIG_PCI)
  222. putc('\n');
  223. #endif
  224. #if defined(CONFIG_405EP)
  225. printf (" 16 kB I-Cache 16 kB D-Cache");
  226. #elif defined(CONFIG_440)
  227. printf (" 32 kB I-Cache 32 kB D-Cache");
  228. #else
  229. printf (" 16 kB I-Cache %d kB D-Cache",
  230. ((pvr | 0x00000001) == PVR_405GPR_RB) ? 16 : 8);
  231. #endif
  232. #endif /* !defined(CONFIG_IOP480) */
  233. #if defined(CONFIG_IOP480)
  234. printf ("PLX IOP480 (PVR=%08x)", pvr);
  235. printf (" at %s MHz:", strmhz(buf, clock));
  236. printf (" %u kB I-Cache", 4);
  237. printf (" %u kB D-Cache", 2);
  238. #endif
  239. #endif /* !defined(CONFIG_405) */
  240. putc ('\n');
  241. return 0;
  242. }
  243. /* ------------------------------------------------------------------------- */
  244. int do_reset (cmd_tbl_t *cmdtp, int flag, int argc, char *argv[])
  245. {
  246. #if defined(CONFIG_YOSEMITE) || defined(CONFIG_YELLOWSTONE)
  247. /*give reset to BCSR*/
  248. *(unsigned char*)(CFG_BCSR_BASE | 0x06) = 0x09;
  249. #else
  250. /*
  251. * Initiate system reset in debug control register DBCR
  252. */
  253. __asm__ __volatile__("lis 3, 0x3000" ::: "r3");
  254. #if defined(CONFIG_440)
  255. __asm__ __volatile__("mtspr 0x134, 3");
  256. #else
  257. __asm__ __volatile__("mtspr 0x3f2, 3");
  258. #endif
  259. #endif/* defined(CONFIG_YOSEMITE) || defined(CONFIG_YELLOWSTONE)*/
  260. return 1;
  261. }
  262. #if defined(CONFIG_440)
  263. static int do_chip_reset (unsigned long sys0, unsigned long sys1)
  264. {
  265. /* Changes to cpc0_sys0 and cpc0_sys1 require chip
  266. * reset.
  267. */
  268. mtdcr (cntrl0, mfdcr (cntrl0) | 0x80000000); /* Set SWE */
  269. mtdcr (cpc0_sys0, sys0);
  270. mtdcr (cpc0_sys1, sys1);
  271. mtdcr (cntrl0, mfdcr (cntrl0) & ~0x80000000); /* Clr SWE */
  272. mtspr (dbcr0, 0x20000000); /* Reset the chip */
  273. return 1;
  274. }
  275. #endif
  276. /*
  277. * Get timebase clock frequency
  278. */
  279. unsigned long get_tbclk (void)
  280. {
  281. #if !defined(CONFIG_IOP480)
  282. sys_info_t sys_info;
  283. get_sys_info(&sys_info);
  284. return (sys_info.freqProcessor);
  285. #else
  286. return (66000000);
  287. #endif
  288. }
  289. #if defined(CONFIG_WATCHDOG)
  290. void
  291. watchdog_reset(void)
  292. {
  293. int re_enable = disable_interrupts();
  294. reset_4xx_watchdog();
  295. if (re_enable) enable_interrupts();
  296. }
  297. void
  298. reset_4xx_watchdog(void)
  299. {
  300. /*
  301. * Clear TSR(WIS) bit
  302. */
  303. mtspr(tsr, 0x40000000);
  304. }
  305. #endif /* CONFIG_WATCHDOG */