ddr-gen3.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392
  1. /*
  2. * Copyright 2008-2012 Freescale Semiconductor, Inc.
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License
  6. * Version 2 as published by the Free Software Foundation.
  7. */
  8. #include <common.h>
  9. #include <asm/io.h>
  10. #include <asm/fsl_ddr_sdram.h>
  11. #include <asm/processor.h>
  12. #if (CONFIG_CHIP_SELECTS_PER_CTRL > 4)
  13. #error Invalid setting for CONFIG_CHIP_SELECTS_PER_CTRL
  14. #endif
  15. void fsl_ddr_set_memctl_regs(const fsl_ddr_cfg_regs_t *regs,
  16. unsigned int ctrl_num)
  17. {
  18. unsigned int i;
  19. volatile ccsr_ddr_t *ddr;
  20. u32 temp_sdram_cfg;
  21. #ifdef CONFIG_SYS_FSL_ERRATUM_DDR111_DDR134
  22. volatile ccsr_local_ecm_t *ecm = (void *)CONFIG_SYS_MPC85xx_ECM_ADDR;
  23. u32 total_gb_size_per_controller;
  24. unsigned int csn_bnds_backup = 0, cs_sa, cs_ea, *csn_bnds_t;
  25. int csn = -1;
  26. #endif
  27. switch (ctrl_num) {
  28. case 0:
  29. ddr = (void *)CONFIG_SYS_MPC85xx_DDR_ADDR;
  30. break;
  31. #if defined(CONFIG_SYS_MPC85xx_DDR2_ADDR) && (CONFIG_NUM_DDR_CONTROLLERS > 1)
  32. case 1:
  33. ddr = (void *)CONFIG_SYS_MPC85xx_DDR2_ADDR;
  34. break;
  35. #endif
  36. #if defined(CONFIG_SYS_MPC85xx_DDR3_ADDR) && (CONFIG_NUM_DDR_CONTROLLERS > 2)
  37. case 2:
  38. ddr = (void *)CONFIG_SYS_MPC85xx_DDR3_ADDR;
  39. break;
  40. #endif
  41. #if defined(CONFIG_SYS_MPC85xx_DDR4_ADDR) && (CONFIG_NUM_DDR_CONTROLLERS > 3)
  42. case 3:
  43. ddr = (void *)CONFIG_SYS_MPC85xx_DDR4_ADDR;
  44. break;
  45. #endif
  46. default:
  47. printf("%s unexpected ctrl_num = %u\n", __FUNCTION__, ctrl_num);
  48. return;
  49. }
  50. out_be32(&ddr->eor, regs->ddr_eor);
  51. #ifdef CONFIG_SYS_FSL_ERRATUM_DDR111_DDR134
  52. debug("Workaround for ERRATUM_DDR111_DDR134\n");
  53. for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  54. cs_sa = (regs->cs[i].bnds >> 16) & 0xfff;
  55. cs_ea = regs->cs[i].bnds & 0xfff;
  56. if ((cs_sa <= 0xff) && (cs_ea >= 0xff)) {
  57. csn = i;
  58. csn_bnds_backup = regs->cs[i].bnds;
  59. csn_bnds_t = (unsigned int *) &regs->cs[i].bnds;
  60. if (cs_ea > 0xeff)
  61. *csn_bnds_t = regs->cs[i].bnds + 0x01000000;
  62. else
  63. *csn_bnds_t = regs->cs[i].bnds + 0x01000100;
  64. debug("Found cs%d_bns (0x%08x) covering 0xff000000, "
  65. "change it to 0x%x\n",
  66. csn, csn_bnds_backup, regs->cs[i].bnds);
  67. break;
  68. }
  69. }
  70. #endif
  71. for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  72. if (i == 0) {
  73. out_be32(&ddr->cs0_bnds, regs->cs[i].bnds);
  74. out_be32(&ddr->cs0_config, regs->cs[i].config);
  75. out_be32(&ddr->cs0_config_2, regs->cs[i].config_2);
  76. } else if (i == 1) {
  77. out_be32(&ddr->cs1_bnds, regs->cs[i].bnds);
  78. out_be32(&ddr->cs1_config, regs->cs[i].config);
  79. out_be32(&ddr->cs1_config_2, regs->cs[i].config_2);
  80. } else if (i == 2) {
  81. out_be32(&ddr->cs2_bnds, regs->cs[i].bnds);
  82. out_be32(&ddr->cs2_config, regs->cs[i].config);
  83. out_be32(&ddr->cs2_config_2, regs->cs[i].config_2);
  84. } else if (i == 3) {
  85. out_be32(&ddr->cs3_bnds, regs->cs[i].bnds);
  86. out_be32(&ddr->cs3_config, regs->cs[i].config);
  87. out_be32(&ddr->cs3_config_2, regs->cs[i].config_2);
  88. }
  89. }
  90. out_be32(&ddr->timing_cfg_3, regs->timing_cfg_3);
  91. out_be32(&ddr->timing_cfg_0, regs->timing_cfg_0);
  92. out_be32(&ddr->timing_cfg_1, regs->timing_cfg_1);
  93. out_be32(&ddr->timing_cfg_2, regs->timing_cfg_2);
  94. out_be32(&ddr->sdram_cfg_2, regs->ddr_sdram_cfg_2);
  95. out_be32(&ddr->sdram_mode, regs->ddr_sdram_mode);
  96. out_be32(&ddr->sdram_mode_2, regs->ddr_sdram_mode_2);
  97. out_be32(&ddr->sdram_mode_3, regs->ddr_sdram_mode_3);
  98. out_be32(&ddr->sdram_mode_4, regs->ddr_sdram_mode_4);
  99. out_be32(&ddr->sdram_mode_5, regs->ddr_sdram_mode_5);
  100. out_be32(&ddr->sdram_mode_6, regs->ddr_sdram_mode_6);
  101. out_be32(&ddr->sdram_mode_7, regs->ddr_sdram_mode_7);
  102. out_be32(&ddr->sdram_mode_8, regs->ddr_sdram_mode_8);
  103. out_be32(&ddr->sdram_md_cntl, regs->ddr_sdram_md_cntl);
  104. out_be32(&ddr->sdram_interval, regs->ddr_sdram_interval);
  105. out_be32(&ddr->sdram_data_init, regs->ddr_data_init);
  106. out_be32(&ddr->sdram_clk_cntl, regs->ddr_sdram_clk_cntl);
  107. out_be32(&ddr->init_addr, regs->ddr_init_addr);
  108. out_be32(&ddr->init_ext_addr, regs->ddr_init_ext_addr);
  109. out_be32(&ddr->timing_cfg_4, regs->timing_cfg_4);
  110. out_be32(&ddr->timing_cfg_5, regs->timing_cfg_5);
  111. out_be32(&ddr->ddr_zq_cntl, regs->ddr_zq_cntl);
  112. out_be32(&ddr->ddr_wrlvl_cntl, regs->ddr_wrlvl_cntl);
  113. if (regs->ddr_wrlvl_cntl_2)
  114. out_be32(&ddr->ddr_wrlvl_cntl_2, regs->ddr_wrlvl_cntl_2);
  115. if (regs->ddr_wrlvl_cntl_3)
  116. out_be32(&ddr->ddr_wrlvl_cntl_3, regs->ddr_wrlvl_cntl_3);
  117. out_be32(&ddr->ddr_sr_cntr, regs->ddr_sr_cntr);
  118. out_be32(&ddr->ddr_sdram_rcw_1, regs->ddr_sdram_rcw_1);
  119. out_be32(&ddr->ddr_sdram_rcw_2, regs->ddr_sdram_rcw_2);
  120. out_be32(&ddr->ddr_cdr1, regs->ddr_cdr1);
  121. out_be32(&ddr->ddr_cdr2, regs->ddr_cdr2);
  122. out_be32(&ddr->err_disable, regs->err_disable);
  123. out_be32(&ddr->err_int_en, regs->err_int_en);
  124. for (i = 0; i < 32; i++) {
  125. if (regs->debug[i]) {
  126. debug("Write to debug_%d as %08x\n", i+1, regs->debug[i]);
  127. out_be32(&ddr->debug[i], regs->debug[i]);
  128. }
  129. }
  130. #ifdef CONFIG_SYS_FSL_ERRATUM_DDR_A003474
  131. out_be32(&ddr->debug[12], 0x00000015);
  132. out_be32(&ddr->debug[21], 0x24000000);
  133. #endif /* CONFIG_SYS_FSL_ERRATUM_DDR_A003474 */
  134. /* Set, but do not enable the memory */
  135. temp_sdram_cfg = regs->ddr_sdram_cfg;
  136. temp_sdram_cfg &= ~(SDRAM_CFG_MEM_EN);
  137. out_be32(&ddr->sdram_cfg, temp_sdram_cfg);
  138. #ifdef CONFIG_SYS_FSL_ERRATUM_DDR_A003
  139. debug("Workaround for ERRATUM_DDR_A003\n");
  140. if (regs->ddr_sdram_rcw_2 & 0x00f00000) {
  141. out_be32(&ddr->timing_cfg_2, regs->timing_cfg_2 & 0xf07fffff);
  142. out_be32(&ddr->debug[2], 0x00000400);
  143. out_be32(&ddr->ddr_zq_cntl, regs->ddr_zq_cntl & 0x7fffffff);
  144. out_be32(&ddr->ddr_wrlvl_cntl, regs->ddr_wrlvl_cntl & 0x7fffffff);
  145. out_be32(&ddr->sdram_cfg_2, regs->ddr_sdram_cfg_2 & 0xffffffeb);
  146. out_be32(&ddr->mtcr, 0);
  147. out_be32(&ddr->debug[12], 0x00000015);
  148. out_be32(&ddr->debug[21], 0x24000000);
  149. out_be32(&ddr->sdram_interval, regs->ddr_sdram_interval & 0xffff);
  150. out_be32(&ddr->sdram_cfg, temp_sdram_cfg | SDRAM_CFG_BI | SDRAM_CFG_MEM_EN);
  151. asm volatile("sync;isync");
  152. while (!(in_be32(&ddr->debug[1]) & 0x2))
  153. ;
  154. switch (regs->ddr_sdram_rcw_2 & 0x00f00000) {
  155. case 0x00000000:
  156. out_be32(&ddr->sdram_md_cntl,
  157. MD_CNTL_MD_EN |
  158. MD_CNTL_CS_SEL_CS0_CS1 |
  159. 0x04000000 |
  160. MD_CNTL_WRCW |
  161. MD_CNTL_MD_VALUE(0x02));
  162. break;
  163. case 0x00100000:
  164. out_be32(&ddr->sdram_md_cntl,
  165. MD_CNTL_MD_EN |
  166. MD_CNTL_CS_SEL_CS0_CS1 |
  167. 0x04000000 |
  168. MD_CNTL_WRCW |
  169. MD_CNTL_MD_VALUE(0x0a));
  170. break;
  171. case 0x00200000:
  172. out_be32(&ddr->sdram_md_cntl,
  173. MD_CNTL_MD_EN |
  174. MD_CNTL_CS_SEL_CS0_CS1 |
  175. 0x04000000 |
  176. MD_CNTL_WRCW |
  177. MD_CNTL_MD_VALUE(0x12));
  178. break;
  179. case 0x00300000:
  180. out_be32(&ddr->sdram_md_cntl,
  181. MD_CNTL_MD_EN |
  182. MD_CNTL_CS_SEL_CS0_CS1 |
  183. 0x04000000 |
  184. MD_CNTL_WRCW |
  185. MD_CNTL_MD_VALUE(0x1a));
  186. break;
  187. default:
  188. out_be32(&ddr->sdram_md_cntl,
  189. MD_CNTL_MD_EN |
  190. MD_CNTL_CS_SEL_CS0_CS1 |
  191. 0x04000000 |
  192. MD_CNTL_WRCW |
  193. MD_CNTL_MD_VALUE(0x02));
  194. printf("Unsupported RC10\n");
  195. break;
  196. }
  197. while (in_be32(&ddr->sdram_md_cntl) & 0x80000000)
  198. ;
  199. udelay(6);
  200. out_be32(&ddr->sdram_cfg, temp_sdram_cfg);
  201. out_be32(&ddr->timing_cfg_2, regs->timing_cfg_2);
  202. out_be32(&ddr->debug[2], 0x0);
  203. out_be32(&ddr->ddr_zq_cntl, regs->ddr_zq_cntl);
  204. out_be32(&ddr->ddr_wrlvl_cntl, regs->ddr_wrlvl_cntl);
  205. out_be32(&ddr->sdram_cfg_2, regs->ddr_sdram_cfg_2);
  206. out_be32(&ddr->debug[12], 0x0);
  207. out_be32(&ddr->debug[21], 0x0);
  208. out_be32(&ddr->sdram_interval, regs->ddr_sdram_interval);
  209. }
  210. #endif
  211. /*
  212. * For 8572 DDR1 erratum - DDR controller may enter illegal state
  213. * when operatiing in 32-bit bus mode with 4-beat bursts,
  214. * This erratum does not affect DDR3 mode, only for DDR2 mode.
  215. */
  216. #ifdef CONFIG_SYS_FSL_ERRATUM_DDR_115
  217. debug("Workaround for ERRATUM_DDR_115\n");
  218. if ((((in_be32(&ddr->sdram_cfg) >> 24) & 0x7) == SDRAM_TYPE_DDR2)
  219. && in_be32(&ddr->sdram_cfg) & 0x80000) {
  220. /* set DEBUG_1[31] */
  221. setbits_be32(&ddr->debug[0], 1);
  222. }
  223. #endif
  224. #ifdef CONFIG_SYS_FSL_ERRATUM_DDR111_DDR134
  225. debug("Workaround for ERRATUM_DDR111_DDR134\n");
  226. /*
  227. * This is the combined workaround for DDR111 and DDR134
  228. * following the published errata for MPC8572
  229. */
  230. /* 1. Set EEBACR[3] */
  231. setbits_be32(&ecm->eebacr, 0x10000000);
  232. debug("Setting EEBACR[3] to 0x%08x\n", in_be32(&ecm->eebacr));
  233. /* 2. Set DINIT in SDRAM_CFG_2*/
  234. setbits_be32(&ddr->sdram_cfg_2, SDRAM_CFG2_D_INIT);
  235. debug("Setting sdram_cfg_2[D_INIT] to 0x%08x\n",
  236. in_be32(&ddr->sdram_cfg_2));
  237. /* 3. Set DEBUG_3[21] */
  238. setbits_be32(&ddr->debug[2], 0x400);
  239. debug("Setting DEBUG_3[21] to 0x%08x\n", in_be32(&ddr->debug[2]));
  240. #endif /* part 1 of the workaound */
  241. /*
  242. * 500 painful micro-seconds must elapse between
  243. * the DDR clock setup and the DDR config enable.
  244. * DDR2 need 200 us, and DDR3 need 500 us from spec,
  245. * we choose the max, that is 500 us for all of case.
  246. */
  247. udelay(500);
  248. asm volatile("sync;isync");
  249. /* Let the controller go */
  250. temp_sdram_cfg = in_be32(&ddr->sdram_cfg) & ~SDRAM_CFG_BI;
  251. out_be32(&ddr->sdram_cfg, temp_sdram_cfg | SDRAM_CFG_MEM_EN);
  252. asm volatile("sync;isync");
  253. /* Poll DDR_SDRAM_CFG_2[D_INIT] bit until auto-data init is done. */
  254. while (in_be32(&ddr->sdram_cfg_2) & SDRAM_CFG2_D_INIT)
  255. udelay(10000); /* throttle polling rate */
  256. #ifdef CONFIG_SYS_FSL_ERRATUM_DDR111_DDR134
  257. /* continue this workaround */
  258. /* 4. Clear DEBUG3[21] */
  259. clrbits_be32(&ddr->debug[2], 0x400);
  260. debug("Clearing D3[21] to 0x%08x\n", in_be32(&ddr->debug[2]));
  261. /* DDR134 workaround starts */
  262. /* A: Clear sdram_cfg_2[odt_cfg] */
  263. clrbits_be32(&ddr->sdram_cfg_2, SDRAM_CFG2_ODT_CFG_MASK);
  264. debug("Clearing SDRAM_CFG2[ODT_CFG] to 0x%08x\n",
  265. in_be32(&ddr->sdram_cfg_2));
  266. /* B: Set DEBUG1[15] */
  267. setbits_be32(&ddr->debug[0], 0x10000);
  268. debug("Setting D1[15] to 0x%08x\n", in_be32(&ddr->debug[0]));
  269. /* C: Set timing_cfg_2[cpo] to 0b11111 */
  270. setbits_be32(&ddr->timing_cfg_2, TIMING_CFG_2_CPO_MASK);
  271. debug("Setting TMING_CFG_2[CPO] to 0x%08x\n",
  272. in_be32(&ddr->timing_cfg_2));
  273. /* D: Set D6 to 0x9f9f9f9f */
  274. out_be32(&ddr->debug[5], 0x9f9f9f9f);
  275. debug("Setting D6 to 0x%08x\n", in_be32(&ddr->debug[5]));
  276. /* E: Set D7 to 0x9f9f9f9f */
  277. out_be32(&ddr->debug[6], 0x9f9f9f9f);
  278. debug("Setting D7 to 0x%08x\n", in_be32(&ddr->debug[6]));
  279. /* F: Set D2[20] */
  280. setbits_be32(&ddr->debug[1], 0x800);
  281. debug("Setting D2[20] to 0x%08x\n", in_be32(&ddr->debug[1]));
  282. /* G: Poll on D2[20] until cleared */
  283. while (in_be32(&ddr->debug[1]) & 0x800)
  284. udelay(10000); /* throttle polling rate */
  285. /* H: Clear D1[15] */
  286. clrbits_be32(&ddr->debug[0], 0x10000);
  287. debug("Setting D1[15] to 0x%08x\n", in_be32(&ddr->debug[0]));
  288. /* I: Set sdram_cfg_2[odt_cfg] */
  289. setbits_be32(&ddr->sdram_cfg_2,
  290. regs->ddr_sdram_cfg_2 & SDRAM_CFG2_ODT_CFG_MASK);
  291. debug("Setting sdram_cfg_2 to 0x%08x\n", in_be32(&ddr->sdram_cfg_2));
  292. /* Continuing with the DDR111 workaround */
  293. /* 5. Set D2[21] */
  294. setbits_be32(&ddr->debug[1], 0x400);
  295. debug("Setting D2[21] to 0x%08x\n", in_be32(&ddr->debug[1]));
  296. /* 6. Poll D2[21] until its cleared */
  297. while (in_be32(&ddr->debug[1]) & 0x400)
  298. udelay(10000); /* throttle polling rate */
  299. /* 7. Wait for 400ms/GB */
  300. total_gb_size_per_controller = 0;
  301. for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  302. if (i == csn) {
  303. total_gb_size_per_controller +=
  304. ((csn_bnds_backup & 0xFFFF) >> 6)
  305. - (csn_bnds_backup >> 22) + 1;
  306. } else {
  307. total_gb_size_per_controller +=
  308. ((regs->cs[i].bnds & 0xFFFF) >> 6)
  309. - (regs->cs[i].bnds >> 22) + 1;
  310. }
  311. }
  312. if (in_be32(&ddr->sdram_cfg) & 0x80000)
  313. total_gb_size_per_controller <<= 1;
  314. debug("Wait for %d ms\n", total_gb_size_per_controller * 400);
  315. udelay(total_gb_size_per_controller * 400000);
  316. /* 8. Set sdram_cfg_2[dinit] if options requires */
  317. setbits_be32(&ddr->sdram_cfg_2,
  318. regs->ddr_sdram_cfg_2 & SDRAM_CFG2_D_INIT);
  319. debug("Setting sdram_cfg_2 to 0x%08x\n", in_be32(&ddr->sdram_cfg_2));
  320. /* 9. Poll until dinit is cleared */
  321. while (in_be32(&ddr->sdram_cfg_2) & SDRAM_CFG2_D_INIT)
  322. udelay(10000);
  323. /* 10. Clear EEBACR[3] */
  324. clrbits_be32(&ecm->eebacr, 10000000);
  325. debug("Clearing EEBACR[3] to 0x%08x\n", in_be32(&ecm->eebacr));
  326. if (csn != -1) {
  327. csn_bnds_t = (unsigned int *) &regs->cs[csn].bnds;
  328. *csn_bnds_t = csn_bnds_backup;
  329. debug("Change cs%d_bnds back to 0x%08x\n",
  330. csn, regs->cs[csn].bnds);
  331. setbits_be32(&ddr->sdram_cfg, 0x2); /* MEM_HALT */
  332. switch (csn) {
  333. case 0:
  334. out_be32(&ddr->cs0_bnds, regs->cs[csn].bnds);
  335. break;
  336. case 1:
  337. out_be32(&ddr->cs1_bnds, regs->cs[csn].bnds);
  338. break;
  339. case 2:
  340. out_be32(&ddr->cs2_bnds, regs->cs[csn].bnds);
  341. break;
  342. case 3:
  343. out_be32(&ddr->cs3_bnds, regs->cs[csn].bnds);
  344. break;
  345. }
  346. clrbits_be32(&ddr->sdram_cfg, 0x2);
  347. }
  348. #endif /* CONFIG_SYS_FSL_ERRATUM_DDR111_DDR134 */
  349. }