ctrl_regs.c 45 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597
  1. /*
  2. * Copyright 2008-2012 Freescale Semiconductor, Inc.
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms of the GNU General Public License as published by the Free
  6. * Software Foundation; either version 2 of the License, or (at your option)
  7. * any later version.
  8. */
  9. /*
  10. * Generic driver for Freescale DDR/DDR2/DDR3 memory controller.
  11. * Based on code from spd_sdram.c
  12. * Author: James Yang [at freescale.com]
  13. */
  14. #include <common.h>
  15. #include <asm/fsl_ddr_sdram.h>
  16. #include "ddr.h"
  17. #ifdef CONFIG_MPC83xx
  18. #define _DDR_ADDR CONFIG_SYS_MPC83xx_DDR_ADDR
  19. #elif defined(CONFIG_MPC85xx)
  20. #define _DDR_ADDR CONFIG_SYS_MPC85xx_DDR_ADDR
  21. #elif defined(CONFIG_MPC86xx)
  22. #define _DDR_ADDR CONFIG_SYS_MPC86xx_DDR_ADDR
  23. #else
  24. #error "Undefined _DDR_ADDR"
  25. #endif
  26. u32 fsl_ddr_get_version(void)
  27. {
  28. ccsr_ddr_t *ddr;
  29. u32 ver_major_minor_errata;
  30. ddr = (void *)_DDR_ADDR;
  31. ver_major_minor_errata = (in_be32(&ddr->ip_rev1) & 0xFFFF) << 8;
  32. ver_major_minor_errata |= (in_be32(&ddr->ip_rev2) & 0xFF00) >> 8;
  33. return ver_major_minor_errata;
  34. }
  35. unsigned int picos_to_mclk(unsigned int picos);
  36. /*
  37. * Determine Rtt value.
  38. *
  39. * This should likely be either board or controller specific.
  40. *
  41. * Rtt(nominal) - DDR2:
  42. * 0 = Rtt disabled
  43. * 1 = 75 ohm
  44. * 2 = 150 ohm
  45. * 3 = 50 ohm
  46. * Rtt(nominal) - DDR3:
  47. * 0 = Rtt disabled
  48. * 1 = 60 ohm
  49. * 2 = 120 ohm
  50. * 3 = 40 ohm
  51. * 4 = 20 ohm
  52. * 5 = 30 ohm
  53. *
  54. * FIXME: Apparently 8641 needs a value of 2
  55. * FIXME: Old code seys if 667 MHz or higher, use 3 on 8572
  56. *
  57. * FIXME: There was some effort down this line earlier:
  58. *
  59. * unsigned int i;
  60. * for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL/2; i++) {
  61. * if (popts->dimmslot[i].num_valid_cs
  62. * && (popts->cs_local_opts[2*i].odt_rd_cfg
  63. * || popts->cs_local_opts[2*i].odt_wr_cfg)) {
  64. * rtt = 2;
  65. * break;
  66. * }
  67. * }
  68. */
  69. static inline int fsl_ddr_get_rtt(void)
  70. {
  71. int rtt;
  72. #if defined(CONFIG_FSL_DDR1)
  73. rtt = 0;
  74. #elif defined(CONFIG_FSL_DDR2)
  75. rtt = 3;
  76. #else
  77. rtt = 0;
  78. #endif
  79. return rtt;
  80. }
  81. /*
  82. * compute the CAS write latency according to DDR3 spec
  83. * CWL = 5 if tCK >= 2.5ns
  84. * 6 if 2.5ns > tCK >= 1.875ns
  85. * 7 if 1.875ns > tCK >= 1.5ns
  86. * 8 if 1.5ns > tCK >= 1.25ns
  87. * 9 if 1.25ns > tCK >= 1.07ns
  88. * 10 if 1.07ns > tCK >= 0.935ns
  89. * 11 if 0.935ns > tCK >= 0.833ns
  90. * 12 if 0.833ns > tCK >= 0.75ns
  91. */
  92. static inline unsigned int compute_cas_write_latency(void)
  93. {
  94. unsigned int cwl;
  95. const unsigned int mclk_ps = get_memory_clk_period_ps();
  96. if (mclk_ps >= 2500)
  97. cwl = 5;
  98. else if (mclk_ps >= 1875)
  99. cwl = 6;
  100. else if (mclk_ps >= 1500)
  101. cwl = 7;
  102. else if (mclk_ps >= 1250)
  103. cwl = 8;
  104. else if (mclk_ps >= 1070)
  105. cwl = 9;
  106. else if (mclk_ps >= 935)
  107. cwl = 10;
  108. else if (mclk_ps >= 833)
  109. cwl = 11;
  110. else if (mclk_ps >= 750)
  111. cwl = 12;
  112. else {
  113. cwl = 12;
  114. printf("Warning: CWL is out of range\n");
  115. }
  116. return cwl;
  117. }
  118. /* Chip Select Configuration (CSn_CONFIG) */
  119. static void set_csn_config(int dimm_number, int i, fsl_ddr_cfg_regs_t *ddr,
  120. const memctl_options_t *popts,
  121. const dimm_params_t *dimm_params)
  122. {
  123. unsigned int cs_n_en = 0; /* Chip Select enable */
  124. unsigned int intlv_en = 0; /* Memory controller interleave enable */
  125. unsigned int intlv_ctl = 0; /* Interleaving control */
  126. unsigned int ap_n_en = 0; /* Chip select n auto-precharge enable */
  127. unsigned int odt_rd_cfg = 0; /* ODT for reads configuration */
  128. unsigned int odt_wr_cfg = 0; /* ODT for writes configuration */
  129. unsigned int ba_bits_cs_n = 0; /* Num of bank bits for SDRAM on CSn */
  130. unsigned int row_bits_cs_n = 0; /* Num of row bits for SDRAM on CSn */
  131. unsigned int col_bits_cs_n = 0; /* Num of ocl bits for SDRAM on CSn */
  132. int go_config = 0;
  133. /* Compute CS_CONFIG only for existing ranks of each DIMM. */
  134. switch (i) {
  135. case 0:
  136. if (dimm_params[dimm_number].n_ranks > 0) {
  137. go_config = 1;
  138. /* These fields only available in CS0_CONFIG */
  139. if (!popts->memctl_interleaving)
  140. break;
  141. switch (popts->memctl_interleaving_mode) {
  142. case FSL_DDR_CACHE_LINE_INTERLEAVING:
  143. case FSL_DDR_PAGE_INTERLEAVING:
  144. case FSL_DDR_BANK_INTERLEAVING:
  145. case FSL_DDR_SUPERBANK_INTERLEAVING:
  146. intlv_en = popts->memctl_interleaving;
  147. intlv_ctl = popts->memctl_interleaving_mode;
  148. break;
  149. default:
  150. break;
  151. }
  152. }
  153. break;
  154. case 1:
  155. if ((dimm_number == 0 && dimm_params[0].n_ranks > 1) || \
  156. (dimm_number == 1 && dimm_params[1].n_ranks > 0))
  157. go_config = 1;
  158. break;
  159. case 2:
  160. if ((dimm_number == 0 && dimm_params[0].n_ranks > 2) || \
  161. (dimm_number >= 1 && dimm_params[dimm_number].n_ranks > 0))
  162. go_config = 1;
  163. break;
  164. case 3:
  165. if ((dimm_number == 0 && dimm_params[0].n_ranks > 3) || \
  166. (dimm_number == 1 && dimm_params[1].n_ranks > 1) || \
  167. (dimm_number == 3 && dimm_params[3].n_ranks > 0))
  168. go_config = 1;
  169. break;
  170. default:
  171. break;
  172. }
  173. if (go_config) {
  174. unsigned int n_banks_per_sdram_device;
  175. cs_n_en = 1;
  176. ap_n_en = popts->cs_local_opts[i].auto_precharge;
  177. odt_rd_cfg = popts->cs_local_opts[i].odt_rd_cfg;
  178. odt_wr_cfg = popts->cs_local_opts[i].odt_wr_cfg;
  179. n_banks_per_sdram_device
  180. = dimm_params[dimm_number].n_banks_per_sdram_device;
  181. ba_bits_cs_n = __ilog2(n_banks_per_sdram_device) - 2;
  182. row_bits_cs_n = dimm_params[dimm_number].n_row_addr - 12;
  183. col_bits_cs_n = dimm_params[dimm_number].n_col_addr - 8;
  184. }
  185. ddr->cs[i].config = (0
  186. | ((cs_n_en & 0x1) << 31)
  187. | ((intlv_en & 0x3) << 29)
  188. | ((intlv_ctl & 0xf) << 24)
  189. | ((ap_n_en & 0x1) << 23)
  190. /* XXX: some implementation only have 1 bit starting at left */
  191. | ((odt_rd_cfg & 0x7) << 20)
  192. /* XXX: Some implementation only have 1 bit starting at left */
  193. | ((odt_wr_cfg & 0x7) << 16)
  194. | ((ba_bits_cs_n & 0x3) << 14)
  195. | ((row_bits_cs_n & 0x7) << 8)
  196. | ((col_bits_cs_n & 0x7) << 0)
  197. );
  198. debug("FSLDDR: cs[%d]_config = 0x%08x\n", i,ddr->cs[i].config);
  199. }
  200. /* Chip Select Configuration 2 (CSn_CONFIG_2) */
  201. /* FIXME: 8572 */
  202. static void set_csn_config_2(int i, fsl_ddr_cfg_regs_t *ddr)
  203. {
  204. unsigned int pasr_cfg = 0; /* Partial array self refresh config */
  205. ddr->cs[i].config_2 = ((pasr_cfg & 7) << 24);
  206. debug("FSLDDR: cs[%d]_config_2 = 0x%08x\n", i, ddr->cs[i].config_2);
  207. }
  208. /* -3E = 667 CL5, -25 = CL6 800, -25E = CL5 800 */
  209. #if !defined(CONFIG_FSL_DDR1)
  210. /*
  211. * DDR SDRAM Timing Configuration 0 (TIMING_CFG_0)
  212. *
  213. * Avoid writing for DDR I. The new PQ38 DDR controller
  214. * dreams up non-zero default values to be backwards compatible.
  215. */
  216. static void set_timing_cfg_0(fsl_ddr_cfg_regs_t *ddr,
  217. const memctl_options_t *popts)
  218. {
  219. unsigned char trwt_mclk = 0; /* Read-to-write turnaround */
  220. unsigned char twrt_mclk = 0; /* Write-to-read turnaround */
  221. /* 7.5 ns on -3E; 0 means WL - CL + BL/2 + 1 */
  222. unsigned char trrt_mclk = 0; /* Read-to-read turnaround */
  223. unsigned char twwt_mclk = 0; /* Write-to-write turnaround */
  224. /* Active powerdown exit timing (tXARD and tXARDS). */
  225. unsigned char act_pd_exit_mclk;
  226. /* Precharge powerdown exit timing (tXP). */
  227. unsigned char pre_pd_exit_mclk;
  228. /* ODT powerdown exit timing (tAXPD). */
  229. unsigned char taxpd_mclk;
  230. /* Mode register set cycle time (tMRD). */
  231. unsigned char tmrd_mclk;
  232. #ifdef CONFIG_FSL_DDR3
  233. /*
  234. * (tXARD and tXARDS). Empirical?
  235. * The DDR3 spec has not tXARD,
  236. * we use the tXP instead of it.
  237. * tXP=max(3nCK, 7.5ns) for DDR3.
  238. * spec has not the tAXPD, we use
  239. * tAXPD=1, need design to confirm.
  240. */
  241. int tXP = max((get_memory_clk_period_ps() * 3), 7500); /* unit=ps */
  242. unsigned int data_rate = get_ddr_freq(0);
  243. tmrd_mclk = 4;
  244. /* set the turnaround time */
  245. trwt_mclk = 1;
  246. if ((data_rate/1000000 > 1150) || (popts->memctl_interleaving))
  247. twrt_mclk = 1;
  248. if (popts->dynamic_power == 0) { /* powerdown is not used */
  249. act_pd_exit_mclk = 1;
  250. pre_pd_exit_mclk = 1;
  251. taxpd_mclk = 1;
  252. } else {
  253. /* act_pd_exit_mclk = tXARD, see above */
  254. act_pd_exit_mclk = picos_to_mclk(tXP);
  255. /* Mode register MR0[A12] is '1' - fast exit */
  256. pre_pd_exit_mclk = act_pd_exit_mclk;
  257. taxpd_mclk = 1;
  258. }
  259. #else /* CONFIG_FSL_DDR2 */
  260. /*
  261. * (tXARD and tXARDS). Empirical?
  262. * tXARD = 2 for DDR2
  263. * tXP=2
  264. * tAXPD=8
  265. */
  266. act_pd_exit_mclk = 2;
  267. pre_pd_exit_mclk = 2;
  268. taxpd_mclk = 8;
  269. tmrd_mclk = 2;
  270. #endif
  271. if (popts->trwt_override)
  272. trwt_mclk = popts->trwt;
  273. ddr->timing_cfg_0 = (0
  274. | ((trwt_mclk & 0x3) << 30) /* RWT */
  275. | ((twrt_mclk & 0x3) << 28) /* WRT */
  276. | ((trrt_mclk & 0x3) << 26) /* RRT */
  277. | ((twwt_mclk & 0x3) << 24) /* WWT */
  278. | ((act_pd_exit_mclk & 0x7) << 20) /* ACT_PD_EXIT */
  279. | ((pre_pd_exit_mclk & 0xF) << 16) /* PRE_PD_EXIT */
  280. | ((taxpd_mclk & 0xf) << 8) /* ODT_PD_EXIT */
  281. | ((tmrd_mclk & 0xf) << 0) /* MRS_CYC */
  282. );
  283. debug("FSLDDR: timing_cfg_0 = 0x%08x\n", ddr->timing_cfg_0);
  284. }
  285. #endif /* defined(CONFIG_FSL_DDR2) */
  286. /* DDR SDRAM Timing Configuration 3 (TIMING_CFG_3) */
  287. static void set_timing_cfg_3(fsl_ddr_cfg_regs_t *ddr,
  288. const memctl_options_t *popts,
  289. const common_timing_params_t *common_dimm,
  290. unsigned int cas_latency)
  291. {
  292. /* Extended precharge to activate interval (tRP) */
  293. unsigned int ext_pretoact = 0;
  294. /* Extended Activate to precharge interval (tRAS) */
  295. unsigned int ext_acttopre = 0;
  296. /* Extended activate to read/write interval (tRCD) */
  297. unsigned int ext_acttorw = 0;
  298. /* Extended refresh recovery time (tRFC) */
  299. unsigned int ext_refrec;
  300. /* Extended MCAS latency from READ cmd */
  301. unsigned int ext_caslat = 0;
  302. /* Extended last data to precharge interval (tWR) */
  303. unsigned int ext_wrrec = 0;
  304. /* Control Adjust */
  305. unsigned int cntl_adj = 0;
  306. ext_pretoact = picos_to_mclk(common_dimm->tRP_ps) >> 4;
  307. ext_acttopre = picos_to_mclk(common_dimm->tRAS_ps) >> 4;
  308. ext_acttorw = picos_to_mclk(common_dimm->tRCD_ps) >> 4;
  309. ext_caslat = (2 * cas_latency - 1) >> 4;
  310. ext_refrec = (picos_to_mclk(common_dimm->tRFC_ps) - 8) >> 4;
  311. /* ext_wrrec only deals with 16 clock and above, or 14 with OTF */
  312. ext_wrrec = (picos_to_mclk(common_dimm->tWR_ps) +
  313. (popts->OTF_burst_chop_en ? 2 : 0)) >> 4;
  314. ddr->timing_cfg_3 = (0
  315. | ((ext_pretoact & 0x1) << 28)
  316. | ((ext_acttopre & 0x2) << 24)
  317. | ((ext_acttorw & 0x1) << 22)
  318. | ((ext_refrec & 0x1F) << 16)
  319. | ((ext_caslat & 0x3) << 12)
  320. | ((ext_wrrec & 0x1) << 8)
  321. | ((cntl_adj & 0x7) << 0)
  322. );
  323. debug("FSLDDR: timing_cfg_3 = 0x%08x\n", ddr->timing_cfg_3);
  324. }
  325. /* DDR SDRAM Timing Configuration 1 (TIMING_CFG_1) */
  326. static void set_timing_cfg_1(fsl_ddr_cfg_regs_t *ddr,
  327. const memctl_options_t *popts,
  328. const common_timing_params_t *common_dimm,
  329. unsigned int cas_latency)
  330. {
  331. /* Precharge-to-activate interval (tRP) */
  332. unsigned char pretoact_mclk;
  333. /* Activate to precharge interval (tRAS) */
  334. unsigned char acttopre_mclk;
  335. /* Activate to read/write interval (tRCD) */
  336. unsigned char acttorw_mclk;
  337. /* CASLAT */
  338. unsigned char caslat_ctrl;
  339. /* Refresh recovery time (tRFC) ; trfc_low */
  340. unsigned char refrec_ctrl;
  341. /* Last data to precharge minimum interval (tWR) */
  342. unsigned char wrrec_mclk;
  343. /* Activate-to-activate interval (tRRD) */
  344. unsigned char acttoact_mclk;
  345. /* Last write data pair to read command issue interval (tWTR) */
  346. unsigned char wrtord_mclk;
  347. /* DDR_SDRAM_MODE doesn't support 9,11,13,15 */
  348. static const u8 wrrec_table[] = {
  349. 1, 2, 3, 4, 5, 6, 7, 8, 10, 10, 12, 12, 14, 14, 0, 0};
  350. pretoact_mclk = picos_to_mclk(common_dimm->tRP_ps);
  351. acttopre_mclk = picos_to_mclk(common_dimm->tRAS_ps);
  352. acttorw_mclk = picos_to_mclk(common_dimm->tRCD_ps);
  353. /*
  354. * Translate CAS Latency to a DDR controller field value:
  355. *
  356. * CAS Lat DDR I DDR II Ctrl
  357. * Clocks SPD Bit SPD Bit Value
  358. * ------- ------- ------- -----
  359. * 1.0 0 0001
  360. * 1.5 1 0010
  361. * 2.0 2 2 0011
  362. * 2.5 3 0100
  363. * 3.0 4 3 0101
  364. * 3.5 5 0110
  365. * 4.0 4 0111
  366. * 4.5 1000
  367. * 5.0 5 1001
  368. */
  369. #if defined(CONFIG_FSL_DDR1)
  370. caslat_ctrl = (cas_latency + 1) & 0x07;
  371. #elif defined(CONFIG_FSL_DDR2)
  372. caslat_ctrl = 2 * cas_latency - 1;
  373. #else
  374. /*
  375. * if the CAS latency more than 8 cycle,
  376. * we need set extend bit for it at
  377. * TIMING_CFG_3[EXT_CASLAT]
  378. */
  379. caslat_ctrl = 2 * cas_latency - 1;
  380. #endif
  381. refrec_ctrl = picos_to_mclk(common_dimm->tRFC_ps) - 8;
  382. wrrec_mclk = picos_to_mclk(common_dimm->tWR_ps);
  383. if (wrrec_mclk > 16)
  384. printf("Error: WRREC doesn't support more than 16 clocks\n");
  385. else
  386. wrrec_mclk = wrrec_table[wrrec_mclk - 1];
  387. if (popts->OTF_burst_chop_en)
  388. wrrec_mclk += 2;
  389. acttoact_mclk = picos_to_mclk(common_dimm->tRRD_ps);
  390. /*
  391. * JEDEC has min requirement for tRRD
  392. */
  393. #if defined(CONFIG_FSL_DDR3)
  394. if (acttoact_mclk < 4)
  395. acttoact_mclk = 4;
  396. #endif
  397. wrtord_mclk = picos_to_mclk(common_dimm->tWTR_ps);
  398. /*
  399. * JEDEC has some min requirements for tWTR
  400. */
  401. #if defined(CONFIG_FSL_DDR2)
  402. if (wrtord_mclk < 2)
  403. wrtord_mclk = 2;
  404. #elif defined(CONFIG_FSL_DDR3)
  405. if (wrtord_mclk < 4)
  406. wrtord_mclk = 4;
  407. #endif
  408. if (popts->OTF_burst_chop_en)
  409. wrtord_mclk += 2;
  410. ddr->timing_cfg_1 = (0
  411. | ((pretoact_mclk & 0x0F) << 28)
  412. | ((acttopre_mclk & 0x0F) << 24)
  413. | ((acttorw_mclk & 0xF) << 20)
  414. | ((caslat_ctrl & 0xF) << 16)
  415. | ((refrec_ctrl & 0xF) << 12)
  416. | ((wrrec_mclk & 0x0F) << 8)
  417. | ((acttoact_mclk & 0x07) << 4)
  418. | ((wrtord_mclk & 0x07) << 0)
  419. );
  420. debug("FSLDDR: timing_cfg_1 = 0x%08x\n", ddr->timing_cfg_1);
  421. }
  422. /* DDR SDRAM Timing Configuration 2 (TIMING_CFG_2) */
  423. static void set_timing_cfg_2(fsl_ddr_cfg_regs_t *ddr,
  424. const memctl_options_t *popts,
  425. const common_timing_params_t *common_dimm,
  426. unsigned int cas_latency,
  427. unsigned int additive_latency)
  428. {
  429. /* Additive latency */
  430. unsigned char add_lat_mclk;
  431. /* CAS-to-preamble override */
  432. unsigned short cpo;
  433. /* Write latency */
  434. unsigned char wr_lat;
  435. /* Read to precharge (tRTP) */
  436. unsigned char rd_to_pre;
  437. /* Write command to write data strobe timing adjustment */
  438. unsigned char wr_data_delay;
  439. /* Minimum CKE pulse width (tCKE) */
  440. unsigned char cke_pls;
  441. /* Window for four activates (tFAW) */
  442. unsigned short four_act;
  443. /* FIXME add check that this must be less than acttorw_mclk */
  444. add_lat_mclk = additive_latency;
  445. cpo = popts->cpo_override;
  446. #if defined(CONFIG_FSL_DDR1)
  447. /*
  448. * This is a lie. It should really be 1, but if it is
  449. * set to 1, bits overlap into the old controller's
  450. * otherwise unused ACSM field. If we leave it 0, then
  451. * the HW will magically treat it as 1 for DDR 1. Oh Yea.
  452. */
  453. wr_lat = 0;
  454. #elif defined(CONFIG_FSL_DDR2)
  455. wr_lat = cas_latency - 1;
  456. #else
  457. wr_lat = compute_cas_write_latency();
  458. #endif
  459. rd_to_pre = picos_to_mclk(common_dimm->tRTP_ps);
  460. /*
  461. * JEDEC has some min requirements for tRTP
  462. */
  463. #if defined(CONFIG_FSL_DDR2)
  464. if (rd_to_pre < 2)
  465. rd_to_pre = 2;
  466. #elif defined(CONFIG_FSL_DDR3)
  467. if (rd_to_pre < 4)
  468. rd_to_pre = 4;
  469. #endif
  470. if (additive_latency)
  471. rd_to_pre += additive_latency;
  472. if (popts->OTF_burst_chop_en)
  473. rd_to_pre += 2; /* according to UM */
  474. wr_data_delay = popts->write_data_delay;
  475. cke_pls = picos_to_mclk(popts->tCKE_clock_pulse_width_ps);
  476. four_act = picos_to_mclk(popts->tFAW_window_four_activates_ps);
  477. ddr->timing_cfg_2 = (0
  478. | ((add_lat_mclk & 0xf) << 28)
  479. | ((cpo & 0x1f) << 23)
  480. | ((wr_lat & 0xf) << 19)
  481. | ((rd_to_pre & RD_TO_PRE_MASK) << RD_TO_PRE_SHIFT)
  482. | ((wr_data_delay & WR_DATA_DELAY_MASK) << WR_DATA_DELAY_SHIFT)
  483. | ((cke_pls & 0x7) << 6)
  484. | ((four_act & 0x3f) << 0)
  485. );
  486. debug("FSLDDR: timing_cfg_2 = 0x%08x\n", ddr->timing_cfg_2);
  487. }
  488. /* DDR SDRAM Register Control Word */
  489. static void set_ddr_sdram_rcw(fsl_ddr_cfg_regs_t *ddr,
  490. const memctl_options_t *popts,
  491. const common_timing_params_t *common_dimm)
  492. {
  493. if (common_dimm->all_DIMMs_registered
  494. && !common_dimm->all_DIMMs_unbuffered) {
  495. if (popts->rcw_override) {
  496. ddr->ddr_sdram_rcw_1 = popts->rcw_1;
  497. ddr->ddr_sdram_rcw_2 = popts->rcw_2;
  498. } else {
  499. ddr->ddr_sdram_rcw_1 =
  500. common_dimm->rcw[0] << 28 | \
  501. common_dimm->rcw[1] << 24 | \
  502. common_dimm->rcw[2] << 20 | \
  503. common_dimm->rcw[3] << 16 | \
  504. common_dimm->rcw[4] << 12 | \
  505. common_dimm->rcw[5] << 8 | \
  506. common_dimm->rcw[6] << 4 | \
  507. common_dimm->rcw[7];
  508. ddr->ddr_sdram_rcw_2 =
  509. common_dimm->rcw[8] << 28 | \
  510. common_dimm->rcw[9] << 24 | \
  511. common_dimm->rcw[10] << 20 | \
  512. common_dimm->rcw[11] << 16 | \
  513. common_dimm->rcw[12] << 12 | \
  514. common_dimm->rcw[13] << 8 | \
  515. common_dimm->rcw[14] << 4 | \
  516. common_dimm->rcw[15];
  517. }
  518. debug("FSLDDR: ddr_sdram_rcw_1 = 0x%08x\n", ddr->ddr_sdram_rcw_1);
  519. debug("FSLDDR: ddr_sdram_rcw_2 = 0x%08x\n", ddr->ddr_sdram_rcw_2);
  520. }
  521. }
  522. /* DDR SDRAM control configuration (DDR_SDRAM_CFG) */
  523. static void set_ddr_sdram_cfg(fsl_ddr_cfg_regs_t *ddr,
  524. const memctl_options_t *popts,
  525. const common_timing_params_t *common_dimm)
  526. {
  527. unsigned int mem_en; /* DDR SDRAM interface logic enable */
  528. unsigned int sren; /* Self refresh enable (during sleep) */
  529. unsigned int ecc_en; /* ECC enable. */
  530. unsigned int rd_en; /* Registered DIMM enable */
  531. unsigned int sdram_type; /* Type of SDRAM */
  532. unsigned int dyn_pwr; /* Dynamic power management mode */
  533. unsigned int dbw; /* DRAM dta bus width */
  534. unsigned int eight_be = 0; /* 8-beat burst enable, DDR2 is zero */
  535. unsigned int ncap = 0; /* Non-concurrent auto-precharge */
  536. unsigned int threeT_en; /* Enable 3T timing */
  537. unsigned int twoT_en; /* Enable 2T timing */
  538. unsigned int ba_intlv_ctl; /* Bank (CS) interleaving control */
  539. unsigned int x32_en = 0; /* x32 enable */
  540. unsigned int pchb8 = 0; /* precharge bit 8 enable */
  541. unsigned int hse; /* Global half strength override */
  542. unsigned int mem_halt = 0; /* memory controller halt */
  543. unsigned int bi = 0; /* Bypass initialization */
  544. mem_en = 1;
  545. sren = popts->self_refresh_in_sleep;
  546. if (common_dimm->all_DIMMs_ECC_capable) {
  547. /* Allow setting of ECC only if all DIMMs are ECC. */
  548. ecc_en = popts->ECC_mode;
  549. } else {
  550. ecc_en = 0;
  551. }
  552. if (common_dimm->all_DIMMs_registered
  553. && !common_dimm->all_DIMMs_unbuffered) {
  554. rd_en = 1;
  555. twoT_en = 0;
  556. } else {
  557. rd_en = 0;
  558. twoT_en = popts->twoT_en;
  559. }
  560. sdram_type = CONFIG_FSL_SDRAM_TYPE;
  561. dyn_pwr = popts->dynamic_power;
  562. dbw = popts->data_bus_width;
  563. /* 8-beat burst enable DDR-III case
  564. * we must clear it when use the on-the-fly mode,
  565. * must set it when use the 32-bits bus mode.
  566. */
  567. if (sdram_type == SDRAM_TYPE_DDR3) {
  568. if (popts->burst_length == DDR_BL8)
  569. eight_be = 1;
  570. if (popts->burst_length == DDR_OTF)
  571. eight_be = 0;
  572. if (dbw == 0x1)
  573. eight_be = 1;
  574. }
  575. threeT_en = popts->threeT_en;
  576. ba_intlv_ctl = popts->ba_intlv_ctl;
  577. hse = popts->half_strength_driver_enable;
  578. ddr->ddr_sdram_cfg = (0
  579. | ((mem_en & 0x1) << 31)
  580. | ((sren & 0x1) << 30)
  581. | ((ecc_en & 0x1) << 29)
  582. | ((rd_en & 0x1) << 28)
  583. | ((sdram_type & 0x7) << 24)
  584. | ((dyn_pwr & 0x1) << 21)
  585. | ((dbw & 0x3) << 19)
  586. | ((eight_be & 0x1) << 18)
  587. | ((ncap & 0x1) << 17)
  588. | ((threeT_en & 0x1) << 16)
  589. | ((twoT_en & 0x1) << 15)
  590. | ((ba_intlv_ctl & 0x7F) << 8)
  591. | ((x32_en & 0x1) << 5)
  592. | ((pchb8 & 0x1) << 4)
  593. | ((hse & 0x1) << 3)
  594. | ((mem_halt & 0x1) << 1)
  595. | ((bi & 0x1) << 0)
  596. );
  597. debug("FSLDDR: ddr_sdram_cfg = 0x%08x\n", ddr->ddr_sdram_cfg);
  598. }
  599. /* DDR SDRAM control configuration 2 (DDR_SDRAM_CFG_2) */
  600. static void set_ddr_sdram_cfg_2(fsl_ddr_cfg_regs_t *ddr,
  601. const memctl_options_t *popts,
  602. const unsigned int unq_mrs_en)
  603. {
  604. unsigned int frc_sr = 0; /* Force self refresh */
  605. unsigned int sr_ie = 0; /* Self-refresh interrupt enable */
  606. unsigned int dll_rst_dis; /* DLL reset disable */
  607. unsigned int dqs_cfg; /* DQS configuration */
  608. unsigned int odt_cfg = 0; /* ODT configuration */
  609. unsigned int num_pr; /* Number of posted refreshes */
  610. unsigned int obc_cfg; /* On-The-Fly Burst Chop Cfg */
  611. unsigned int ap_en; /* Address Parity Enable */
  612. unsigned int d_init; /* DRAM data initialization */
  613. unsigned int rcw_en = 0; /* Register Control Word Enable */
  614. unsigned int md_en = 0; /* Mirrored DIMM Enable */
  615. unsigned int qd_en = 0; /* quad-rank DIMM Enable */
  616. int i;
  617. dll_rst_dis = 1; /* Make this configurable */
  618. dqs_cfg = popts->DQS_config;
  619. for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  620. if (popts->cs_local_opts[i].odt_rd_cfg
  621. || popts->cs_local_opts[i].odt_wr_cfg) {
  622. odt_cfg = SDRAM_CFG2_ODT_ONLY_READ;
  623. break;
  624. }
  625. }
  626. num_pr = 1; /* Make this configurable */
  627. /*
  628. * 8572 manual says
  629. * {TIMING_CFG_1[PRETOACT]
  630. * + [DDR_SDRAM_CFG_2[NUM_PR]
  631. * * ({EXT_REFREC || REFREC} + 8 + 2)]}
  632. * << DDR_SDRAM_INTERVAL[REFINT]
  633. */
  634. #if defined(CONFIG_FSL_DDR3)
  635. obc_cfg = popts->OTF_burst_chop_en;
  636. #else
  637. obc_cfg = 0;
  638. #endif
  639. if (popts->registered_dimm_en) {
  640. rcw_en = 1;
  641. ap_en = popts->ap_en;
  642. } else {
  643. ap_en = 0;
  644. }
  645. #if defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
  646. /* Use the DDR controller to auto initialize memory. */
  647. d_init = popts->ECC_init_using_memctl;
  648. ddr->ddr_data_init = CONFIG_MEM_INIT_VALUE;
  649. debug("DDR: ddr_data_init = 0x%08x\n", ddr->ddr_data_init);
  650. #else
  651. /* Memory will be initialized via DMA, or not at all. */
  652. d_init = 0;
  653. #endif
  654. #if defined(CONFIG_FSL_DDR3)
  655. md_en = popts->mirrored_dimm;
  656. #endif
  657. qd_en = popts->quad_rank_present ? 1 : 0;
  658. ddr->ddr_sdram_cfg_2 = (0
  659. | ((frc_sr & 0x1) << 31)
  660. | ((sr_ie & 0x1) << 30)
  661. | ((dll_rst_dis & 0x1) << 29)
  662. | ((dqs_cfg & 0x3) << 26)
  663. | ((odt_cfg & 0x3) << 21)
  664. | ((num_pr & 0xf) << 12)
  665. | (qd_en << 9)
  666. | (unq_mrs_en << 8)
  667. | ((obc_cfg & 0x1) << 6)
  668. | ((ap_en & 0x1) << 5)
  669. | ((d_init & 0x1) << 4)
  670. | ((rcw_en & 0x1) << 2)
  671. | ((md_en & 0x1) << 0)
  672. );
  673. debug("FSLDDR: ddr_sdram_cfg_2 = 0x%08x\n", ddr->ddr_sdram_cfg_2);
  674. }
  675. /* DDR SDRAM Mode configuration 2 (DDR_SDRAM_MODE_2) */
  676. static void set_ddr_sdram_mode_2(fsl_ddr_cfg_regs_t *ddr,
  677. const memctl_options_t *popts,
  678. const unsigned int unq_mrs_en)
  679. {
  680. unsigned short esdmode2 = 0; /* Extended SDRAM mode 2 */
  681. unsigned short esdmode3 = 0; /* Extended SDRAM mode 3 */
  682. #if defined(CONFIG_FSL_DDR3)
  683. int i;
  684. unsigned int rtt_wr = 0; /* Rtt_WR - dynamic ODT off */
  685. unsigned int srt = 0; /* self-refresh temerature, normal range */
  686. unsigned int asr = 0; /* auto self-refresh disable */
  687. unsigned int cwl = compute_cas_write_latency() - 5;
  688. unsigned int pasr = 0; /* partial array self refresh disable */
  689. if (popts->rtt_override)
  690. rtt_wr = popts->rtt_wr_override_value;
  691. else
  692. rtt_wr = popts->cs_local_opts[0].odt_rtt_wr;
  693. esdmode2 = (0
  694. | ((rtt_wr & 0x3) << 9)
  695. | ((srt & 0x1) << 7)
  696. | ((asr & 0x1) << 6)
  697. | ((cwl & 0x7) << 3)
  698. | ((pasr & 0x7) << 0));
  699. #endif
  700. ddr->ddr_sdram_mode_2 = (0
  701. | ((esdmode2 & 0xFFFF) << 16)
  702. | ((esdmode3 & 0xFFFF) << 0)
  703. );
  704. debug("FSLDDR: ddr_sdram_mode_2 = 0x%08x\n", ddr->ddr_sdram_mode_2);
  705. #ifdef CONFIG_FSL_DDR3
  706. if (unq_mrs_en) { /* unique mode registers are supported */
  707. for (i = 1; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  708. if (popts->rtt_override)
  709. rtt_wr = popts->rtt_wr_override_value;
  710. else
  711. rtt_wr = popts->cs_local_opts[i].odt_rtt_wr;
  712. esdmode2 &= 0xF9FF; /* clear bit 10, 9 */
  713. esdmode2 |= (rtt_wr & 0x3) << 9;
  714. switch (i) {
  715. case 1:
  716. ddr->ddr_sdram_mode_4 = (0
  717. | ((esdmode2 & 0xFFFF) << 16)
  718. | ((esdmode3 & 0xFFFF) << 0)
  719. );
  720. break;
  721. case 2:
  722. ddr->ddr_sdram_mode_6 = (0
  723. | ((esdmode2 & 0xFFFF) << 16)
  724. | ((esdmode3 & 0xFFFF) << 0)
  725. );
  726. break;
  727. case 3:
  728. ddr->ddr_sdram_mode_8 = (0
  729. | ((esdmode2 & 0xFFFF) << 16)
  730. | ((esdmode3 & 0xFFFF) << 0)
  731. );
  732. break;
  733. }
  734. }
  735. debug("FSLDDR: ddr_sdram_mode_4 = 0x%08x\n",
  736. ddr->ddr_sdram_mode_4);
  737. debug("FSLDDR: ddr_sdram_mode_6 = 0x%08x\n",
  738. ddr->ddr_sdram_mode_6);
  739. debug("FSLDDR: ddr_sdram_mode_8 = 0x%08x\n",
  740. ddr->ddr_sdram_mode_8);
  741. }
  742. #endif
  743. }
  744. /* DDR SDRAM Interval Configuration (DDR_SDRAM_INTERVAL) */
  745. static void set_ddr_sdram_interval(fsl_ddr_cfg_regs_t *ddr,
  746. const memctl_options_t *popts,
  747. const common_timing_params_t *common_dimm)
  748. {
  749. unsigned int refint; /* Refresh interval */
  750. unsigned int bstopre; /* Precharge interval */
  751. refint = picos_to_mclk(common_dimm->refresh_rate_ps);
  752. bstopre = popts->bstopre;
  753. /* refint field used 0x3FFF in earlier controllers */
  754. ddr->ddr_sdram_interval = (0
  755. | ((refint & 0xFFFF) << 16)
  756. | ((bstopre & 0x3FFF) << 0)
  757. );
  758. debug("FSLDDR: ddr_sdram_interval = 0x%08x\n", ddr->ddr_sdram_interval);
  759. }
  760. #if defined(CONFIG_FSL_DDR3)
  761. /* DDR SDRAM Mode configuration set (DDR_SDRAM_MODE) */
  762. static void set_ddr_sdram_mode(fsl_ddr_cfg_regs_t *ddr,
  763. const memctl_options_t *popts,
  764. const common_timing_params_t *common_dimm,
  765. unsigned int cas_latency,
  766. unsigned int additive_latency,
  767. const unsigned int unq_mrs_en)
  768. {
  769. unsigned short esdmode; /* Extended SDRAM mode */
  770. unsigned short sdmode; /* SDRAM mode */
  771. /* Mode Register - MR1 */
  772. unsigned int qoff = 0; /* Output buffer enable 0=yes, 1=no */
  773. unsigned int tdqs_en = 0; /* TDQS Enable: 0=no, 1=yes */
  774. unsigned int rtt;
  775. unsigned int wrlvl_en = 0; /* Write level enable: 0=no, 1=yes */
  776. unsigned int al = 0; /* Posted CAS# additive latency (AL) */
  777. unsigned int dic = 0; /* Output driver impedance, 40ohm */
  778. unsigned int dll_en = 0; /* DLL Enable 0=Enable (Normal),
  779. 1=Disable (Test/Debug) */
  780. /* Mode Register - MR0 */
  781. unsigned int dll_on; /* DLL control for precharge PD, 0=off, 1=on */
  782. unsigned int wr = 0; /* Write Recovery */
  783. unsigned int dll_rst; /* DLL Reset */
  784. unsigned int mode; /* Normal=0 or Test=1 */
  785. unsigned int caslat = 4;/* CAS# latency, default set as 6 cycles */
  786. /* BT: Burst Type (0=Nibble Sequential, 1=Interleaved) */
  787. unsigned int bt;
  788. unsigned int bl; /* BL: Burst Length */
  789. unsigned int wr_mclk;
  790. /*
  791. * DDR_SDRAM_MODE doesn't support 9,11,13,15
  792. * Please refer JEDEC Standard No. 79-3E for Mode Register MR0
  793. * for this table
  794. */
  795. static const u8 wr_table[] = {1, 2, 3, 4, 5, 5, 6, 6, 7, 7, 0, 0};
  796. const unsigned int mclk_ps = get_memory_clk_period_ps();
  797. int i;
  798. if (popts->rtt_override)
  799. rtt = popts->rtt_override_value;
  800. else
  801. rtt = popts->cs_local_opts[0].odt_rtt_norm;
  802. if (additive_latency == (cas_latency - 1))
  803. al = 1;
  804. if (additive_latency == (cas_latency - 2))
  805. al = 2;
  806. if (popts->quad_rank_present)
  807. dic = 1; /* output driver impedance 240/7 ohm */
  808. /*
  809. * The esdmode value will also be used for writing
  810. * MR1 during write leveling for DDR3, although the
  811. * bits specifically related to the write leveling
  812. * scheme will be handled automatically by the DDR
  813. * controller. so we set the wrlvl_en = 0 here.
  814. */
  815. esdmode = (0
  816. | ((qoff & 0x1) << 12)
  817. | ((tdqs_en & 0x1) << 11)
  818. | ((rtt & 0x4) << 7) /* rtt field is split */
  819. | ((wrlvl_en & 0x1) << 7)
  820. | ((rtt & 0x2) << 5) /* rtt field is split */
  821. | ((dic & 0x2) << 4) /* DIC field is split */
  822. | ((al & 0x3) << 3)
  823. | ((rtt & 0x1) << 2) /* rtt field is split */
  824. | ((dic & 0x1) << 1) /* DIC field is split */
  825. | ((dll_en & 0x1) << 0)
  826. );
  827. /*
  828. * DLL control for precharge PD
  829. * 0=slow exit DLL off (tXPDLL)
  830. * 1=fast exit DLL on (tXP)
  831. */
  832. dll_on = 1;
  833. wr_mclk = (common_dimm->tWR_ps + mclk_ps - 1) / mclk_ps;
  834. if (wr_mclk <= 16) {
  835. wr = wr_table[wr_mclk - 5];
  836. } else {
  837. printf("Error: unsupported write recovery for mode register "
  838. "wr_mclk = %d\n", wr_mclk);
  839. }
  840. dll_rst = 0; /* dll no reset */
  841. mode = 0; /* normal mode */
  842. /* look up table to get the cas latency bits */
  843. if (cas_latency >= 5 && cas_latency <= 16) {
  844. unsigned char cas_latency_table[] = {
  845. 0x2, /* 5 clocks */
  846. 0x4, /* 6 clocks */
  847. 0x6, /* 7 clocks */
  848. 0x8, /* 8 clocks */
  849. 0xa, /* 9 clocks */
  850. 0xc, /* 10 clocks */
  851. 0xe, /* 11 clocks */
  852. 0x1, /* 12 clocks */
  853. 0x3, /* 13 clocks */
  854. 0x5, /* 14 clocks */
  855. 0x7, /* 15 clocks */
  856. 0x9, /* 16 clocks */
  857. };
  858. caslat = cas_latency_table[cas_latency - 5];
  859. } else {
  860. printf("Error: unsupported cas latency for mode register\n");
  861. }
  862. bt = 0; /* Nibble sequential */
  863. switch (popts->burst_length) {
  864. case DDR_BL8:
  865. bl = 0;
  866. break;
  867. case DDR_OTF:
  868. bl = 1;
  869. break;
  870. case DDR_BC4:
  871. bl = 2;
  872. break;
  873. default:
  874. printf("Error: invalid burst length of %u specified. "
  875. " Defaulting to on-the-fly BC4 or BL8 beats.\n",
  876. popts->burst_length);
  877. bl = 1;
  878. break;
  879. }
  880. sdmode = (0
  881. | ((dll_on & 0x1) << 12)
  882. | ((wr & 0x7) << 9)
  883. | ((dll_rst & 0x1) << 8)
  884. | ((mode & 0x1) << 7)
  885. | (((caslat >> 1) & 0x7) << 4)
  886. | ((bt & 0x1) << 3)
  887. | ((caslat & 1) << 2)
  888. | ((bl & 0x3) << 0)
  889. );
  890. ddr->ddr_sdram_mode = (0
  891. | ((esdmode & 0xFFFF) << 16)
  892. | ((sdmode & 0xFFFF) << 0)
  893. );
  894. debug("FSLDDR: ddr_sdram_mode = 0x%08x\n", ddr->ddr_sdram_mode);
  895. if (unq_mrs_en) { /* unique mode registers are supported */
  896. for (i = 1; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  897. if (popts->rtt_override)
  898. rtt = popts->rtt_override_value;
  899. else
  900. rtt = popts->cs_local_opts[i].odt_rtt_norm;
  901. esdmode &= 0xFDBB; /* clear bit 9,6,2 */
  902. esdmode |= (0
  903. | ((rtt & 0x4) << 7) /* rtt field is split */
  904. | ((rtt & 0x2) << 5) /* rtt field is split */
  905. | ((rtt & 0x1) << 2) /* rtt field is split */
  906. );
  907. switch (i) {
  908. case 1:
  909. ddr->ddr_sdram_mode_3 = (0
  910. | ((esdmode & 0xFFFF) << 16)
  911. | ((sdmode & 0xFFFF) << 0)
  912. );
  913. break;
  914. case 2:
  915. ddr->ddr_sdram_mode_5 = (0
  916. | ((esdmode & 0xFFFF) << 16)
  917. | ((sdmode & 0xFFFF) << 0)
  918. );
  919. break;
  920. case 3:
  921. ddr->ddr_sdram_mode_7 = (0
  922. | ((esdmode & 0xFFFF) << 16)
  923. | ((sdmode & 0xFFFF) << 0)
  924. );
  925. break;
  926. }
  927. }
  928. debug("FSLDDR: ddr_sdram_mode_3 = 0x%08x\n",
  929. ddr->ddr_sdram_mode_3);
  930. debug("FSLDDR: ddr_sdram_mode_5 = 0x%08x\n",
  931. ddr->ddr_sdram_mode_5);
  932. debug("FSLDDR: ddr_sdram_mode_5 = 0x%08x\n",
  933. ddr->ddr_sdram_mode_5);
  934. }
  935. }
  936. #else /* !CONFIG_FSL_DDR3 */
  937. /* DDR SDRAM Mode configuration set (DDR_SDRAM_MODE) */
  938. static void set_ddr_sdram_mode(fsl_ddr_cfg_regs_t *ddr,
  939. const memctl_options_t *popts,
  940. const common_timing_params_t *common_dimm,
  941. unsigned int cas_latency,
  942. unsigned int additive_latency,
  943. const unsigned int unq_mrs_en)
  944. {
  945. unsigned short esdmode; /* Extended SDRAM mode */
  946. unsigned short sdmode; /* SDRAM mode */
  947. /*
  948. * FIXME: This ought to be pre-calculated in a
  949. * technology-specific routine,
  950. * e.g. compute_DDR2_mode_register(), and then the
  951. * sdmode and esdmode passed in as part of common_dimm.
  952. */
  953. /* Extended Mode Register */
  954. unsigned int mrs = 0; /* Mode Register Set */
  955. unsigned int outputs = 0; /* 0=Enabled, 1=Disabled */
  956. unsigned int rdqs_en = 0; /* RDQS Enable: 0=no, 1=yes */
  957. unsigned int dqs_en = 0; /* DQS# Enable: 0=enable, 1=disable */
  958. unsigned int ocd = 0; /* 0x0=OCD not supported,
  959. 0x7=OCD default state */
  960. unsigned int rtt;
  961. unsigned int al; /* Posted CAS# additive latency (AL) */
  962. unsigned int ods = 0; /* Output Drive Strength:
  963. 0 = Full strength (18ohm)
  964. 1 = Reduced strength (4ohm) */
  965. unsigned int dll_en = 0; /* DLL Enable 0=Enable (Normal),
  966. 1=Disable (Test/Debug) */
  967. /* Mode Register (MR) */
  968. unsigned int mr; /* Mode Register Definition */
  969. unsigned int pd; /* Power-Down Mode */
  970. unsigned int wr; /* Write Recovery */
  971. unsigned int dll_res; /* DLL Reset */
  972. unsigned int mode; /* Normal=0 or Test=1 */
  973. unsigned int caslat = 0;/* CAS# latency */
  974. /* BT: Burst Type (0=Sequential, 1=Interleaved) */
  975. unsigned int bt;
  976. unsigned int bl; /* BL: Burst Length */
  977. #if defined(CONFIG_FSL_DDR2)
  978. const unsigned int mclk_ps = get_memory_clk_period_ps();
  979. #endif
  980. dqs_en = !popts->DQS_config;
  981. rtt = fsl_ddr_get_rtt();
  982. al = additive_latency;
  983. esdmode = (0
  984. | ((mrs & 0x3) << 14)
  985. | ((outputs & 0x1) << 12)
  986. | ((rdqs_en & 0x1) << 11)
  987. | ((dqs_en & 0x1) << 10)
  988. | ((ocd & 0x7) << 7)
  989. | ((rtt & 0x2) << 5) /* rtt field is split */
  990. | ((al & 0x7) << 3)
  991. | ((rtt & 0x1) << 2) /* rtt field is split */
  992. | ((ods & 0x1) << 1)
  993. | ((dll_en & 0x1) << 0)
  994. );
  995. mr = 0; /* FIXME: CHECKME */
  996. /*
  997. * 0 = Fast Exit (Normal)
  998. * 1 = Slow Exit (Low Power)
  999. */
  1000. pd = 0;
  1001. #if defined(CONFIG_FSL_DDR1)
  1002. wr = 0; /* Historical */
  1003. #elif defined(CONFIG_FSL_DDR2)
  1004. wr = (common_dimm->tWR_ps + mclk_ps - 1) / mclk_ps - 1;
  1005. #endif
  1006. dll_res = 0;
  1007. mode = 0;
  1008. #if defined(CONFIG_FSL_DDR1)
  1009. if (1 <= cas_latency && cas_latency <= 4) {
  1010. unsigned char mode_caslat_table[4] = {
  1011. 0x5, /* 1.5 clocks */
  1012. 0x2, /* 2.0 clocks */
  1013. 0x6, /* 2.5 clocks */
  1014. 0x3 /* 3.0 clocks */
  1015. };
  1016. caslat = mode_caslat_table[cas_latency - 1];
  1017. } else {
  1018. printf("Warning: unknown cas_latency %d\n", cas_latency);
  1019. }
  1020. #elif defined(CONFIG_FSL_DDR2)
  1021. caslat = cas_latency;
  1022. #endif
  1023. bt = 0;
  1024. switch (popts->burst_length) {
  1025. case DDR_BL4:
  1026. bl = 2;
  1027. break;
  1028. case DDR_BL8:
  1029. bl = 3;
  1030. break;
  1031. default:
  1032. printf("Error: invalid burst length of %u specified. "
  1033. " Defaulting to 4 beats.\n",
  1034. popts->burst_length);
  1035. bl = 2;
  1036. break;
  1037. }
  1038. sdmode = (0
  1039. | ((mr & 0x3) << 14)
  1040. | ((pd & 0x1) << 12)
  1041. | ((wr & 0x7) << 9)
  1042. | ((dll_res & 0x1) << 8)
  1043. | ((mode & 0x1) << 7)
  1044. | ((caslat & 0x7) << 4)
  1045. | ((bt & 0x1) << 3)
  1046. | ((bl & 0x7) << 0)
  1047. );
  1048. ddr->ddr_sdram_mode = (0
  1049. | ((esdmode & 0xFFFF) << 16)
  1050. | ((sdmode & 0xFFFF) << 0)
  1051. );
  1052. debug("FSLDDR: ddr_sdram_mode = 0x%08x\n", ddr->ddr_sdram_mode);
  1053. }
  1054. #endif
  1055. /* DDR SDRAM Data Initialization (DDR_DATA_INIT) */
  1056. static void set_ddr_data_init(fsl_ddr_cfg_regs_t *ddr)
  1057. {
  1058. unsigned int init_value; /* Initialization value */
  1059. init_value = 0xDEADBEEF;
  1060. ddr->ddr_data_init = init_value;
  1061. }
  1062. /*
  1063. * DDR SDRAM Clock Control (DDR_SDRAM_CLK_CNTL)
  1064. * The old controller on the 8540/60 doesn't have this register.
  1065. * Hope it's OK to set it (to 0) anyway.
  1066. */
  1067. static void set_ddr_sdram_clk_cntl(fsl_ddr_cfg_regs_t *ddr,
  1068. const memctl_options_t *popts)
  1069. {
  1070. unsigned int clk_adjust; /* Clock adjust */
  1071. clk_adjust = popts->clk_adjust;
  1072. ddr->ddr_sdram_clk_cntl = (clk_adjust & 0xF) << 23;
  1073. debug("FSLDDR: clk_cntl = 0x%08x\n", ddr->ddr_sdram_clk_cntl);
  1074. }
  1075. /* DDR Initialization Address (DDR_INIT_ADDR) */
  1076. static void set_ddr_init_addr(fsl_ddr_cfg_regs_t *ddr)
  1077. {
  1078. unsigned int init_addr = 0; /* Initialization address */
  1079. ddr->ddr_init_addr = init_addr;
  1080. }
  1081. /* DDR Initialization Address (DDR_INIT_EXT_ADDR) */
  1082. static void set_ddr_init_ext_addr(fsl_ddr_cfg_regs_t *ddr)
  1083. {
  1084. unsigned int uia = 0; /* Use initialization address */
  1085. unsigned int init_ext_addr = 0; /* Initialization address */
  1086. ddr->ddr_init_ext_addr = (0
  1087. | ((uia & 0x1) << 31)
  1088. | (init_ext_addr & 0xF)
  1089. );
  1090. }
  1091. /* DDR SDRAM Timing Configuration 4 (TIMING_CFG_4) */
  1092. static void set_timing_cfg_4(fsl_ddr_cfg_regs_t *ddr,
  1093. const memctl_options_t *popts)
  1094. {
  1095. unsigned int rwt = 0; /* Read-to-write turnaround for same CS */
  1096. unsigned int wrt = 0; /* Write-to-read turnaround for same CS */
  1097. unsigned int rrt = 0; /* Read-to-read turnaround for same CS */
  1098. unsigned int wwt = 0; /* Write-to-write turnaround for same CS */
  1099. unsigned int dll_lock = 0; /* DDR SDRAM DLL Lock Time */
  1100. #if defined(CONFIG_FSL_DDR3)
  1101. if (popts->burst_length == DDR_BL8) {
  1102. /* We set BL/2 for fixed BL8 */
  1103. rrt = 0; /* BL/2 clocks */
  1104. wwt = 0; /* BL/2 clocks */
  1105. } else {
  1106. /* We need to set BL/2 + 2 to BC4 and OTF */
  1107. rrt = 2; /* BL/2 + 2 clocks */
  1108. wwt = 2; /* BL/2 + 2 clocks */
  1109. }
  1110. dll_lock = 1; /* tDLLK = 512 clocks from spec */
  1111. #endif
  1112. ddr->timing_cfg_4 = (0
  1113. | ((rwt & 0xf) << 28)
  1114. | ((wrt & 0xf) << 24)
  1115. | ((rrt & 0xf) << 20)
  1116. | ((wwt & 0xf) << 16)
  1117. | (dll_lock & 0x3)
  1118. );
  1119. debug("FSLDDR: timing_cfg_4 = 0x%08x\n", ddr->timing_cfg_4);
  1120. }
  1121. /* DDR SDRAM Timing Configuration 5 (TIMING_CFG_5) */
  1122. static void set_timing_cfg_5(fsl_ddr_cfg_regs_t *ddr, unsigned int cas_latency)
  1123. {
  1124. unsigned int rodt_on = 0; /* Read to ODT on */
  1125. unsigned int rodt_off = 0; /* Read to ODT off */
  1126. unsigned int wodt_on = 0; /* Write to ODT on */
  1127. unsigned int wodt_off = 0; /* Write to ODT off */
  1128. #if defined(CONFIG_FSL_DDR3)
  1129. /* rodt_on = timing_cfg_1[caslat] - timing_cfg_2[wrlat] + 1 */
  1130. rodt_on = cas_latency - ((ddr->timing_cfg_2 & 0x00780000) >> 19) + 1;
  1131. rodt_off = 4; /* 4 clocks */
  1132. wodt_on = 1; /* 1 clocks */
  1133. wodt_off = 4; /* 4 clocks */
  1134. #endif
  1135. ddr->timing_cfg_5 = (0
  1136. | ((rodt_on & 0x1f) << 24)
  1137. | ((rodt_off & 0x7) << 20)
  1138. | ((wodt_on & 0x1f) << 12)
  1139. | ((wodt_off & 0x7) << 8)
  1140. );
  1141. debug("FSLDDR: timing_cfg_5 = 0x%08x\n", ddr->timing_cfg_5);
  1142. }
  1143. /* DDR ZQ Calibration Control (DDR_ZQ_CNTL) */
  1144. static void set_ddr_zq_cntl(fsl_ddr_cfg_regs_t *ddr, unsigned int zq_en)
  1145. {
  1146. unsigned int zqinit = 0;/* POR ZQ Calibration Time (tZQinit) */
  1147. /* Normal Operation Full Calibration Time (tZQoper) */
  1148. unsigned int zqoper = 0;
  1149. /* Normal Operation Short Calibration Time (tZQCS) */
  1150. unsigned int zqcs = 0;
  1151. if (zq_en) {
  1152. zqinit = 9; /* 512 clocks */
  1153. zqoper = 8; /* 256 clocks */
  1154. zqcs = 6; /* 64 clocks */
  1155. }
  1156. ddr->ddr_zq_cntl = (0
  1157. | ((zq_en & 0x1) << 31)
  1158. | ((zqinit & 0xF) << 24)
  1159. | ((zqoper & 0xF) << 16)
  1160. | ((zqcs & 0xF) << 8)
  1161. );
  1162. debug("FSLDDR: zq_cntl = 0x%08x\n", ddr->ddr_zq_cntl);
  1163. }
  1164. /* DDR Write Leveling Control (DDR_WRLVL_CNTL) */
  1165. static void set_ddr_wrlvl_cntl(fsl_ddr_cfg_regs_t *ddr, unsigned int wrlvl_en,
  1166. const memctl_options_t *popts)
  1167. {
  1168. /*
  1169. * First DQS pulse rising edge after margining mode
  1170. * is programmed (tWL_MRD)
  1171. */
  1172. unsigned int wrlvl_mrd = 0;
  1173. /* ODT delay after margining mode is programmed (tWL_ODTEN) */
  1174. unsigned int wrlvl_odten = 0;
  1175. /* DQS/DQS_ delay after margining mode is programmed (tWL_DQSEN) */
  1176. unsigned int wrlvl_dqsen = 0;
  1177. /* WRLVL_SMPL: Write leveling sample time */
  1178. unsigned int wrlvl_smpl = 0;
  1179. /* WRLVL_WLR: Write leveling repeition time */
  1180. unsigned int wrlvl_wlr = 0;
  1181. /* WRLVL_START: Write leveling start time */
  1182. unsigned int wrlvl_start = 0;
  1183. /* suggest enable write leveling for DDR3 due to fly-by topology */
  1184. if (wrlvl_en) {
  1185. /* tWL_MRD min = 40 nCK, we set it 64 */
  1186. wrlvl_mrd = 0x6;
  1187. /* tWL_ODTEN 128 */
  1188. wrlvl_odten = 0x7;
  1189. /* tWL_DQSEN min = 25 nCK, we set it 32 */
  1190. wrlvl_dqsen = 0x5;
  1191. /*
  1192. * Write leveling sample time at least need 6 clocks
  1193. * higher than tWLO to allow enough time for progagation
  1194. * delay and sampling the prime data bits.
  1195. */
  1196. wrlvl_smpl = 0xf;
  1197. /*
  1198. * Write leveling repetition time
  1199. * at least tWLO + 6 clocks clocks
  1200. * we set it 64
  1201. */
  1202. wrlvl_wlr = 0x6;
  1203. /*
  1204. * Write leveling start time
  1205. * The value use for the DQS_ADJUST for the first sample
  1206. * when write leveling is enabled. It probably needs to be
  1207. * overriden per platform.
  1208. */
  1209. wrlvl_start = 0x8;
  1210. /*
  1211. * Override the write leveling sample and start time
  1212. * according to specific board
  1213. */
  1214. if (popts->wrlvl_override) {
  1215. wrlvl_smpl = popts->wrlvl_sample;
  1216. wrlvl_start = popts->wrlvl_start;
  1217. }
  1218. }
  1219. ddr->ddr_wrlvl_cntl = (0
  1220. | ((wrlvl_en & 0x1) << 31)
  1221. | ((wrlvl_mrd & 0x7) << 24)
  1222. | ((wrlvl_odten & 0x7) << 20)
  1223. | ((wrlvl_dqsen & 0x7) << 16)
  1224. | ((wrlvl_smpl & 0xf) << 12)
  1225. | ((wrlvl_wlr & 0x7) << 8)
  1226. | ((wrlvl_start & 0x1F) << 0)
  1227. );
  1228. debug("FSLDDR: wrlvl_cntl = 0x%08x\n", ddr->ddr_wrlvl_cntl);
  1229. }
  1230. /* DDR Self Refresh Counter (DDR_SR_CNTR) */
  1231. static void set_ddr_sr_cntr(fsl_ddr_cfg_regs_t *ddr, unsigned int sr_it)
  1232. {
  1233. /* Self Refresh Idle Threshold */
  1234. ddr->ddr_sr_cntr = (sr_it & 0xF) << 16;
  1235. }
  1236. static void set_ddr_eor(fsl_ddr_cfg_regs_t *ddr, const memctl_options_t *popts)
  1237. {
  1238. if (popts->addr_hash) {
  1239. ddr->ddr_eor = 0x40000000; /* address hash enable */
  1240. puts("Address hashing enabled.\n");
  1241. }
  1242. }
  1243. static void set_ddr_cdr1(fsl_ddr_cfg_regs_t *ddr, const memctl_options_t *popts)
  1244. {
  1245. ddr->ddr_cdr1 = popts->ddr_cdr1;
  1246. debug("FSLDDR: ddr_cdr1 = 0x%08x\n", ddr->ddr_cdr1);
  1247. }
  1248. unsigned int
  1249. check_fsl_memctl_config_regs(const fsl_ddr_cfg_regs_t *ddr)
  1250. {
  1251. unsigned int res = 0;
  1252. /*
  1253. * Check that DDR_SDRAM_CFG[RD_EN] and DDR_SDRAM_CFG[2T_EN] are
  1254. * not set at the same time.
  1255. */
  1256. if (ddr->ddr_sdram_cfg & 0x10000000
  1257. && ddr->ddr_sdram_cfg & 0x00008000) {
  1258. printf("Error: DDR_SDRAM_CFG[RD_EN] and DDR_SDRAM_CFG[2T_EN] "
  1259. " should not be set at the same time.\n");
  1260. res++;
  1261. }
  1262. return res;
  1263. }
  1264. unsigned int
  1265. compute_fsl_memctl_config_regs(const memctl_options_t *popts,
  1266. fsl_ddr_cfg_regs_t *ddr,
  1267. const common_timing_params_t *common_dimm,
  1268. const dimm_params_t *dimm_params,
  1269. unsigned int dbw_cap_adj,
  1270. unsigned int size_only)
  1271. {
  1272. unsigned int i;
  1273. unsigned int cas_latency;
  1274. unsigned int additive_latency;
  1275. unsigned int sr_it;
  1276. unsigned int zq_en;
  1277. unsigned int wrlvl_en;
  1278. unsigned int ip_rev = 0;
  1279. unsigned int unq_mrs_en = 0;
  1280. int cs_en = 1;
  1281. memset(ddr, 0, sizeof(fsl_ddr_cfg_regs_t));
  1282. if (common_dimm == NULL) {
  1283. printf("Error: subset DIMM params struct null pointer\n");
  1284. return 1;
  1285. }
  1286. /*
  1287. * Process overrides first.
  1288. *
  1289. * FIXME: somehow add dereated caslat to this
  1290. */
  1291. cas_latency = (popts->cas_latency_override)
  1292. ? popts->cas_latency_override_value
  1293. : common_dimm->lowest_common_SPD_caslat;
  1294. additive_latency = (popts->additive_latency_override)
  1295. ? popts->additive_latency_override_value
  1296. : common_dimm->additive_latency;
  1297. sr_it = (popts->auto_self_refresh_en)
  1298. ? popts->sr_it
  1299. : 0;
  1300. /* ZQ calibration */
  1301. zq_en = (popts->zq_en) ? 1 : 0;
  1302. /* write leveling */
  1303. wrlvl_en = (popts->wrlvl_en) ? 1 : 0;
  1304. /* Chip Select Memory Bounds (CSn_BNDS) */
  1305. for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  1306. unsigned long long ea, sa;
  1307. unsigned int cs_per_dimm
  1308. = CONFIG_CHIP_SELECTS_PER_CTRL / CONFIG_DIMM_SLOTS_PER_CTLR;
  1309. unsigned int dimm_number
  1310. = i / cs_per_dimm;
  1311. unsigned long long rank_density
  1312. = dimm_params[dimm_number].rank_density >> dbw_cap_adj;
  1313. if (dimm_params[dimm_number].n_ranks == 0) {
  1314. debug("Skipping setup of CS%u "
  1315. "because n_ranks on DIMM %u is 0\n", i, dimm_number);
  1316. continue;
  1317. }
  1318. if (popts->memctl_interleaving) {
  1319. switch (popts->ba_intlv_ctl & FSL_DDR_CS0_CS1_CS2_CS3) {
  1320. case FSL_DDR_CS0_CS1_CS2_CS3:
  1321. break;
  1322. case FSL_DDR_CS0_CS1:
  1323. case FSL_DDR_CS0_CS1_AND_CS2_CS3:
  1324. if (i > 1)
  1325. cs_en = 0;
  1326. break;
  1327. case FSL_DDR_CS2_CS3:
  1328. default:
  1329. if (i > 0)
  1330. cs_en = 0;
  1331. break;
  1332. }
  1333. sa = common_dimm->base_address;
  1334. ea = common_dimm->total_mem - 1;
  1335. } else if (!popts->memctl_interleaving) {
  1336. /*
  1337. * If memory interleaving between controllers is NOT
  1338. * enabled, the starting address for each memory
  1339. * controller is distinct. However, because rank
  1340. * interleaving is enabled, the starting and ending
  1341. * addresses of the total memory on that memory
  1342. * controller needs to be programmed into its
  1343. * respective CS0_BNDS.
  1344. */
  1345. switch (popts->ba_intlv_ctl & FSL_DDR_CS0_CS1_CS2_CS3) {
  1346. case FSL_DDR_CS0_CS1_CS2_CS3:
  1347. sa = common_dimm->base_address;
  1348. ea = common_dimm->total_mem - 1;
  1349. break;
  1350. case FSL_DDR_CS0_CS1_AND_CS2_CS3:
  1351. if ((i >= 2) && (dimm_number == 0)) {
  1352. sa = dimm_params[dimm_number].base_address +
  1353. 2 * rank_density;
  1354. ea = sa + 2 * rank_density - 1;
  1355. } else {
  1356. sa = dimm_params[dimm_number].base_address;
  1357. ea = sa + 2 * rank_density - 1;
  1358. }
  1359. break;
  1360. case FSL_DDR_CS0_CS1:
  1361. if (dimm_params[dimm_number].n_ranks > (i % cs_per_dimm)) {
  1362. sa = dimm_params[dimm_number].base_address;
  1363. ea = sa + rank_density - 1;
  1364. if (i != 1)
  1365. sa += (i % cs_per_dimm) * rank_density;
  1366. ea += (i % cs_per_dimm) * rank_density;
  1367. } else {
  1368. sa = 0;
  1369. ea = 0;
  1370. }
  1371. if (i == 0)
  1372. ea += rank_density;
  1373. break;
  1374. case FSL_DDR_CS2_CS3:
  1375. if (dimm_params[dimm_number].n_ranks > (i % cs_per_dimm)) {
  1376. sa = dimm_params[dimm_number].base_address;
  1377. ea = sa + rank_density - 1;
  1378. if (i != 3)
  1379. sa += (i % cs_per_dimm) * rank_density;
  1380. ea += (i % cs_per_dimm) * rank_density;
  1381. } else {
  1382. sa = 0;
  1383. ea = 0;
  1384. }
  1385. if (i == 2)
  1386. ea += (rank_density >> dbw_cap_adj);
  1387. break;
  1388. default: /* No bank(chip-select) interleaving */
  1389. sa = dimm_params[dimm_number].base_address;
  1390. ea = sa + rank_density - 1;
  1391. if (dimm_params[dimm_number].n_ranks > (i % cs_per_dimm)) {
  1392. sa += (i % cs_per_dimm) * rank_density;
  1393. ea += (i % cs_per_dimm) * rank_density;
  1394. } else {
  1395. sa = 0;
  1396. ea = 0;
  1397. }
  1398. break;
  1399. }
  1400. }
  1401. sa >>= 24;
  1402. ea >>= 24;
  1403. ddr->cs[i].bnds = (0
  1404. | ((sa & 0xFFF) << 16) /* starting address MSB */
  1405. | ((ea & 0xFFF) << 0) /* ending address MSB */
  1406. );
  1407. debug("FSLDDR: cs[%d]_bnds = 0x%08x\n", i, ddr->cs[i].bnds);
  1408. if (cs_en) {
  1409. set_csn_config(dimm_number, i, ddr, popts, dimm_params);
  1410. set_csn_config_2(i, ddr);
  1411. } else
  1412. debug("CS%d is disabled.\n", i);
  1413. }
  1414. /*
  1415. * In the case we only need to compute the ddr sdram size, we only need
  1416. * to set csn registers, so return from here.
  1417. */
  1418. if (size_only)
  1419. return 0;
  1420. set_ddr_eor(ddr, popts);
  1421. #if !defined(CONFIG_FSL_DDR1)
  1422. set_timing_cfg_0(ddr, popts);
  1423. #endif
  1424. set_timing_cfg_3(ddr, popts, common_dimm, cas_latency);
  1425. set_timing_cfg_1(ddr, popts, common_dimm, cas_latency);
  1426. set_timing_cfg_2(ddr, popts, common_dimm,
  1427. cas_latency, additive_latency);
  1428. set_ddr_cdr1(ddr, popts);
  1429. set_ddr_sdram_cfg(ddr, popts, common_dimm);
  1430. ip_rev = fsl_ddr_get_version();
  1431. if (ip_rev > 0x40400)
  1432. unq_mrs_en = 1;
  1433. set_ddr_sdram_cfg_2(ddr, popts, unq_mrs_en);
  1434. set_ddr_sdram_mode(ddr, popts, common_dimm,
  1435. cas_latency, additive_latency, unq_mrs_en);
  1436. set_ddr_sdram_mode_2(ddr, popts, unq_mrs_en);
  1437. set_ddr_sdram_interval(ddr, popts, common_dimm);
  1438. set_ddr_data_init(ddr);
  1439. set_ddr_sdram_clk_cntl(ddr, popts);
  1440. set_ddr_init_addr(ddr);
  1441. set_ddr_init_ext_addr(ddr);
  1442. set_timing_cfg_4(ddr, popts);
  1443. set_timing_cfg_5(ddr, cas_latency);
  1444. set_ddr_zq_cntl(ddr, zq_en);
  1445. set_ddr_wrlvl_cntl(ddr, wrlvl_en, popts);
  1446. set_ddr_sr_cntr(ddr, sr_it);
  1447. set_ddr_sdram_rcw(ddr, popts, common_dimm);
  1448. return check_fsl_memctl_config_regs(ddr);
  1449. }