fdt.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778
  1. /*
  2. * Copyright 2007-2011 Freescale Semiconductor, Inc.
  3. *
  4. * (C) Copyright 2000
  5. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. #include <common.h>
  26. #include <libfdt.h>
  27. #include <fdt_support.h>
  28. #include <asm/processor.h>
  29. #include <linux/ctype.h>
  30. #include <asm/io.h>
  31. #include <asm/fsl_portals.h>
  32. #ifdef CONFIG_FSL_ESDHC
  33. #include <fsl_esdhc.h>
  34. #endif
  35. #include "../../../../drivers/qe/qe.h" /* For struct qe_firmware */
  36. DECLARE_GLOBAL_DATA_PTR;
  37. extern void ft_qe_setup(void *blob);
  38. extern void ft_fixup_num_cores(void *blob);
  39. extern void ft_srio_setup(void *blob);
  40. #ifdef CONFIG_MP
  41. #include "mp.h"
  42. void ft_fixup_cpu(void *blob, u64 memory_limit)
  43. {
  44. int off;
  45. ulong spin_tbl_addr = get_spin_phys_addr();
  46. u32 bootpg = determine_mp_bootpg();
  47. u32 id = get_my_id();
  48. const char *enable_method;
  49. off = fdt_node_offset_by_prop_value(blob, -1, "device_type", "cpu", 4);
  50. while (off != -FDT_ERR_NOTFOUND) {
  51. u32 *reg = (u32 *)fdt_getprop(blob, off, "reg", 0);
  52. if (reg) {
  53. u32 phys_cpu_id = thread_to_core(*reg);
  54. u64 val = phys_cpu_id * SIZE_BOOT_ENTRY + spin_tbl_addr;
  55. val = cpu_to_fdt64(val);
  56. if (*reg == id) {
  57. fdt_setprop_string(blob, off, "status",
  58. "okay");
  59. } else {
  60. fdt_setprop_string(blob, off, "status",
  61. "disabled");
  62. }
  63. if (hold_cores_in_reset(0)) {
  64. #ifdef CONFIG_FSL_CORENET
  65. /* Cores held in reset, use BRR to release */
  66. enable_method = "fsl,brr-holdoff";
  67. #else
  68. /* Cores held in reset, use EEBPCR to release */
  69. enable_method = "fsl,eebpcr-holdoff";
  70. #endif
  71. } else {
  72. /* Cores out of reset and in a spin-loop */
  73. enable_method = "spin-table";
  74. fdt_setprop(blob, off, "cpu-release-addr",
  75. &val, sizeof(val));
  76. }
  77. fdt_setprop_string(blob, off, "enable-method",
  78. enable_method);
  79. } else {
  80. printf ("cpu NULL\n");
  81. }
  82. off = fdt_node_offset_by_prop_value(blob, off,
  83. "device_type", "cpu", 4);
  84. }
  85. /* Reserve the boot page so OSes dont use it */
  86. if ((u64)bootpg < memory_limit) {
  87. off = fdt_add_mem_rsv(blob, bootpg, (u64)4096);
  88. if (off < 0)
  89. printf("%s: %s\n", __FUNCTION__, fdt_strerror(off));
  90. }
  91. }
  92. #endif
  93. #ifdef CONFIG_SYS_FSL_CPC
  94. static inline void ft_fixup_l3cache(void *blob, int off)
  95. {
  96. u32 line_size, num_ways, size, num_sets;
  97. cpc_corenet_t *cpc = (void *)CONFIG_SYS_FSL_CPC_ADDR;
  98. u32 cfg0 = in_be32(&cpc->cpccfg0);
  99. size = CPC_CFG0_SZ_K(cfg0) * 1024 * CONFIG_SYS_NUM_CPC;
  100. num_ways = CPC_CFG0_NUM_WAYS(cfg0);
  101. line_size = CPC_CFG0_LINE_SZ(cfg0);
  102. num_sets = size / (line_size * num_ways);
  103. fdt_setprop(blob, off, "cache-unified", NULL, 0);
  104. fdt_setprop_cell(blob, off, "cache-block-size", line_size);
  105. fdt_setprop_cell(blob, off, "cache-size", size);
  106. fdt_setprop_cell(blob, off, "cache-sets", num_sets);
  107. fdt_setprop_cell(blob, off, "cache-level", 3);
  108. #ifdef CONFIG_SYS_CACHE_STASHING
  109. fdt_setprop_cell(blob, off, "cache-stash-id", 1);
  110. #endif
  111. }
  112. #else
  113. #define ft_fixup_l3cache(x, y)
  114. #endif
  115. #if defined(CONFIG_L2_CACHE)
  116. /* return size in kilobytes */
  117. static inline u32 l2cache_size(void)
  118. {
  119. volatile ccsr_l2cache_t *l2cache = (void *)CONFIG_SYS_MPC85xx_L2_ADDR;
  120. volatile u32 l2siz_field = (l2cache->l2ctl >> 28) & 0x3;
  121. u32 ver = SVR_SOC_VER(get_svr());
  122. switch (l2siz_field) {
  123. case 0x0:
  124. break;
  125. case 0x1:
  126. if (ver == SVR_8540 || ver == SVR_8560 ||
  127. ver == SVR_8541 || ver == SVR_8555)
  128. return 128;
  129. else
  130. return 256;
  131. break;
  132. case 0x2:
  133. if (ver == SVR_8540 || ver == SVR_8560 ||
  134. ver == SVR_8541 || ver == SVR_8555)
  135. return 256;
  136. else
  137. return 512;
  138. break;
  139. case 0x3:
  140. return 1024;
  141. break;
  142. }
  143. return 0;
  144. }
  145. static inline void ft_fixup_l2cache(void *blob)
  146. {
  147. int len, off;
  148. u32 *ph;
  149. struct cpu_type *cpu = identify_cpu(SVR_SOC_VER(get_svr()));
  150. const u32 line_size = 32;
  151. const u32 num_ways = 8;
  152. const u32 size = l2cache_size() * 1024;
  153. const u32 num_sets = size / (line_size * num_ways);
  154. off = fdt_node_offset_by_prop_value(blob, -1, "device_type", "cpu", 4);
  155. if (off < 0) {
  156. debug("no cpu node fount\n");
  157. return;
  158. }
  159. ph = (u32 *)fdt_getprop(blob, off, "next-level-cache", 0);
  160. if (ph == NULL) {
  161. debug("no next-level-cache property\n");
  162. return ;
  163. }
  164. off = fdt_node_offset_by_phandle(blob, *ph);
  165. if (off < 0) {
  166. printf("%s: %s\n", __func__, fdt_strerror(off));
  167. return ;
  168. }
  169. if (cpu) {
  170. char buf[40];
  171. if (isdigit(cpu->name[0])) {
  172. /* MPCxxxx, where xxxx == 4-digit number */
  173. len = sprintf(buf, "fsl,mpc%s-l2-cache-controller",
  174. cpu->name) + 1;
  175. } else {
  176. /* Pxxxx or Txxxx, where xxxx == 4-digit number */
  177. len = sprintf(buf, "fsl,%c%s-l2-cache-controller",
  178. tolower(cpu->name[0]), cpu->name + 1) + 1;
  179. }
  180. /*
  181. * append "cache" after the NULL character that the previous
  182. * sprintf wrote. This is how a device tree stores multiple
  183. * strings in a property.
  184. */
  185. len += sprintf(buf + len, "cache") + 1;
  186. fdt_setprop(blob, off, "compatible", buf, len);
  187. }
  188. fdt_setprop(blob, off, "cache-unified", NULL, 0);
  189. fdt_setprop_cell(blob, off, "cache-block-size", line_size);
  190. fdt_setprop_cell(blob, off, "cache-size", size);
  191. fdt_setprop_cell(blob, off, "cache-sets", num_sets);
  192. fdt_setprop_cell(blob, off, "cache-level", 2);
  193. /* we dont bother w/L3 since no platform of this type has one */
  194. }
  195. #elif defined(CONFIG_BACKSIDE_L2_CACHE)
  196. static inline void ft_fixup_l2cache(void *blob)
  197. {
  198. int off, l2_off, l3_off = -1;
  199. u32 *ph;
  200. u32 l2cfg0 = mfspr(SPRN_L2CFG0);
  201. u32 size, line_size, num_ways, num_sets;
  202. int has_l2 = 1;
  203. /* P2040/P2040E has no L2, so dont set any L2 props */
  204. if (SVR_SOC_VER(get_svr()) == SVR_P2040)
  205. has_l2 = 0;
  206. size = (l2cfg0 & 0x3fff) * 64 * 1024;
  207. num_ways = ((l2cfg0 >> 14) & 0x1f) + 1;
  208. line_size = (((l2cfg0 >> 23) & 0x3) + 1) * 32;
  209. num_sets = size / (line_size * num_ways);
  210. off = fdt_node_offset_by_prop_value(blob, -1, "device_type", "cpu", 4);
  211. while (off != -FDT_ERR_NOTFOUND) {
  212. ph = (u32 *)fdt_getprop(blob, off, "next-level-cache", 0);
  213. if (ph == NULL) {
  214. debug("no next-level-cache property\n");
  215. goto next;
  216. }
  217. l2_off = fdt_node_offset_by_phandle(blob, *ph);
  218. if (l2_off < 0) {
  219. printf("%s: %s\n", __func__, fdt_strerror(off));
  220. goto next;
  221. }
  222. if (has_l2) {
  223. #ifdef CONFIG_SYS_CACHE_STASHING
  224. u32 *reg = (u32 *)fdt_getprop(blob, off, "reg", 0);
  225. if (reg)
  226. fdt_setprop_cell(blob, l2_off, "cache-stash-id",
  227. (*reg * 2) + 32 + 1);
  228. #endif
  229. fdt_setprop(blob, l2_off, "cache-unified", NULL, 0);
  230. fdt_setprop_cell(blob, l2_off, "cache-block-size",
  231. line_size);
  232. fdt_setprop_cell(blob, l2_off, "cache-size", size);
  233. fdt_setprop_cell(blob, l2_off, "cache-sets", num_sets);
  234. fdt_setprop_cell(blob, l2_off, "cache-level", 2);
  235. fdt_setprop(blob, l2_off, "compatible", "cache", 6);
  236. }
  237. if (l3_off < 0) {
  238. ph = (u32 *)fdt_getprop(blob, l2_off, "next-level-cache", 0);
  239. if (ph == NULL) {
  240. debug("no next-level-cache property\n");
  241. goto next;
  242. }
  243. l3_off = *ph;
  244. }
  245. next:
  246. off = fdt_node_offset_by_prop_value(blob, off,
  247. "device_type", "cpu", 4);
  248. }
  249. if (l3_off > 0) {
  250. l3_off = fdt_node_offset_by_phandle(blob, l3_off);
  251. if (l3_off < 0) {
  252. printf("%s: %s\n", __func__, fdt_strerror(off));
  253. return ;
  254. }
  255. ft_fixup_l3cache(blob, l3_off);
  256. }
  257. }
  258. #else
  259. #define ft_fixup_l2cache(x)
  260. #endif
  261. static inline void ft_fixup_cache(void *blob)
  262. {
  263. int off;
  264. off = fdt_node_offset_by_prop_value(blob, -1, "device_type", "cpu", 4);
  265. while (off != -FDT_ERR_NOTFOUND) {
  266. u32 l1cfg0 = mfspr(SPRN_L1CFG0);
  267. u32 l1cfg1 = mfspr(SPRN_L1CFG1);
  268. u32 isize, iline_size, inum_sets, inum_ways;
  269. u32 dsize, dline_size, dnum_sets, dnum_ways;
  270. /* d-side config */
  271. dsize = (l1cfg0 & 0x7ff) * 1024;
  272. dnum_ways = ((l1cfg0 >> 11) & 0xff) + 1;
  273. dline_size = (((l1cfg0 >> 23) & 0x3) + 1) * 32;
  274. dnum_sets = dsize / (dline_size * dnum_ways);
  275. fdt_setprop_cell(blob, off, "d-cache-block-size", dline_size);
  276. fdt_setprop_cell(blob, off, "d-cache-size", dsize);
  277. fdt_setprop_cell(blob, off, "d-cache-sets", dnum_sets);
  278. #ifdef CONFIG_SYS_CACHE_STASHING
  279. {
  280. u32 *reg = (u32 *)fdt_getprop(blob, off, "reg", 0);
  281. if (reg)
  282. fdt_setprop_cell(blob, off, "cache-stash-id",
  283. (*reg * 2) + 32 + 0);
  284. }
  285. #endif
  286. /* i-side config */
  287. isize = (l1cfg1 & 0x7ff) * 1024;
  288. inum_ways = ((l1cfg1 >> 11) & 0xff) + 1;
  289. iline_size = (((l1cfg1 >> 23) & 0x3) + 1) * 32;
  290. inum_sets = isize / (iline_size * inum_ways);
  291. fdt_setprop_cell(blob, off, "i-cache-block-size", iline_size);
  292. fdt_setprop_cell(blob, off, "i-cache-size", isize);
  293. fdt_setprop_cell(blob, off, "i-cache-sets", inum_sets);
  294. off = fdt_node_offset_by_prop_value(blob, off,
  295. "device_type", "cpu", 4);
  296. }
  297. ft_fixup_l2cache(blob);
  298. }
  299. void fdt_add_enet_stashing(void *fdt)
  300. {
  301. do_fixup_by_compat(fdt, "gianfar", "bd-stash", NULL, 0, 1);
  302. do_fixup_by_compat_u32(fdt, "gianfar", "rx-stash-len", 96, 1);
  303. do_fixup_by_compat_u32(fdt, "gianfar", "rx-stash-idx", 0, 1);
  304. do_fixup_by_compat(fdt, "fsl,etsec2", "bd-stash", NULL, 0, 1);
  305. do_fixup_by_compat_u32(fdt, "fsl,etsec2", "rx-stash-len", 96, 1);
  306. do_fixup_by_compat_u32(fdt, "fsl,etsec2", "rx-stash-idx", 0, 1);
  307. }
  308. #if defined(CONFIG_SYS_DPAA_FMAN) || defined(CONFIG_SYS_DPAA_PME)
  309. #ifdef CONFIG_SYS_DPAA_FMAN
  310. static void ft_fixup_clks(void *blob, const char *compat, u32 offset,
  311. unsigned long freq)
  312. {
  313. phys_addr_t phys = offset + CONFIG_SYS_CCSRBAR_PHYS;
  314. int off = fdt_node_offset_by_compat_reg(blob, compat, phys);
  315. if (off >= 0) {
  316. off = fdt_setprop_cell(blob, off, "clock-frequency", freq);
  317. if (off > 0)
  318. printf("WARNING enable to set clock-frequency "
  319. "for %s: %s\n", compat, fdt_strerror(off));
  320. }
  321. }
  322. #endif
  323. static void ft_fixup_dpaa_clks(void *blob)
  324. {
  325. sys_info_t sysinfo;
  326. get_sys_info(&sysinfo);
  327. #ifdef CONFIG_SYS_DPAA_FMAN
  328. ft_fixup_clks(blob, "fsl,fman", CONFIG_SYS_FSL_FM1_OFFSET,
  329. sysinfo.freqFMan[0]);
  330. #if (CONFIG_SYS_NUM_FMAN == 2)
  331. ft_fixup_clks(blob, "fsl,fman", CONFIG_SYS_FSL_FM2_OFFSET,
  332. sysinfo.freqFMan[1]);
  333. #endif
  334. #endif
  335. #ifdef CONFIG_SYS_DPAA_PME
  336. do_fixup_by_compat_u32(blob, "fsl,pme",
  337. "clock-frequency", sysinfo.freqPME, 1);
  338. #endif
  339. }
  340. #else
  341. #define ft_fixup_dpaa_clks(x)
  342. #endif
  343. #ifdef CONFIG_QE
  344. static void ft_fixup_qe_snum(void *blob)
  345. {
  346. unsigned int svr;
  347. svr = mfspr(SPRN_SVR);
  348. if (SVR_SOC_VER(svr) == SVR_8569) {
  349. if(IS_SVR_REV(svr, 1, 0))
  350. do_fixup_by_compat_u32(blob, "fsl,qe",
  351. "fsl,qe-num-snums", 46, 1);
  352. else
  353. do_fixup_by_compat_u32(blob, "fsl,qe",
  354. "fsl,qe-num-snums", 76, 1);
  355. }
  356. }
  357. #endif
  358. /**
  359. * fdt_fixup_fman_firmware -- insert the Fman firmware into the device tree
  360. *
  361. * The binding for an Fman firmware node is documented in
  362. * Documentation/powerpc/dts-bindings/fsl/dpaa/fman.txt. This node contains
  363. * the actual Fman firmware binary data. The operating system is expected to
  364. * be able to parse the binary data to determine any attributes it needs.
  365. */
  366. #ifdef CONFIG_SYS_DPAA_FMAN
  367. void fdt_fixup_fman_firmware(void *blob)
  368. {
  369. int rc, fmnode, fwnode = -1;
  370. uint32_t phandle;
  371. struct qe_firmware *fmanfw;
  372. const struct qe_header *hdr;
  373. unsigned int length;
  374. uint32_t crc;
  375. const char *p;
  376. /* The first Fman we find will contain the actual firmware. */
  377. fmnode = fdt_node_offset_by_compatible(blob, -1, "fsl,fman");
  378. if (fmnode < 0)
  379. /* Exit silently if there are no Fman devices */
  380. return;
  381. /* If we already have a firmware node, then also exit silently. */
  382. if (fdt_node_offset_by_compatible(blob, -1, "fsl,fman-firmware") > 0)
  383. return;
  384. /* If the environment variable is not set, then exit silently */
  385. p = getenv("fman_ucode");
  386. if (!p)
  387. return;
  388. fmanfw = (struct qe_firmware *) simple_strtoul(p, NULL, 0);
  389. if (!fmanfw)
  390. return;
  391. hdr = &fmanfw->header;
  392. length = be32_to_cpu(hdr->length);
  393. /* Verify the firmware. */
  394. if ((hdr->magic[0] != 'Q') || (hdr->magic[1] != 'E') ||
  395. (hdr->magic[2] != 'F')) {
  396. printf("Data at %p is not an Fman firmware\n", fmanfw);
  397. return;
  398. }
  399. if (length > CONFIG_SYS_QE_FMAN_FW_LENGTH) {
  400. printf("Fman firmware at %p is too large (size=%u)\n",
  401. fmanfw, length);
  402. return;
  403. }
  404. length -= sizeof(u32); /* Subtract the size of the CRC */
  405. crc = be32_to_cpu(*(u32 *)((void *)fmanfw + length));
  406. if (crc != crc32_no_comp(0, (void *)fmanfw, length)) {
  407. printf("Fman firmware at %p has invalid CRC\n", fmanfw);
  408. return;
  409. }
  410. /* Increase the size of the fdt to make room for the node. */
  411. rc = fdt_increase_size(blob, fmanfw->header.length);
  412. if (rc < 0) {
  413. printf("Unable to make room for Fman firmware: %s\n",
  414. fdt_strerror(rc));
  415. return;
  416. }
  417. /* Create the firmware node. */
  418. fwnode = fdt_add_subnode(blob, fmnode, "fman-firmware");
  419. if (fwnode < 0) {
  420. char s[64];
  421. fdt_get_path(blob, fmnode, s, sizeof(s));
  422. printf("Could not add firmware node to %s: %s\n", s,
  423. fdt_strerror(fwnode));
  424. return;
  425. }
  426. rc = fdt_setprop_string(blob, fwnode, "compatible", "fsl,fman-firmware");
  427. if (rc < 0) {
  428. char s[64];
  429. fdt_get_path(blob, fwnode, s, sizeof(s));
  430. printf("Could not add compatible property to node %s: %s\n", s,
  431. fdt_strerror(rc));
  432. return;
  433. }
  434. phandle = fdt_create_phandle(blob, fwnode);
  435. if (!phandle) {
  436. char s[64];
  437. fdt_get_path(blob, fwnode, s, sizeof(s));
  438. printf("Could not add phandle property to node %s: %s\n", s,
  439. fdt_strerror(rc));
  440. return;
  441. }
  442. rc = fdt_setprop(blob, fwnode, "fsl,firmware", fmanfw, fmanfw->header.length);
  443. if (rc < 0) {
  444. char s[64];
  445. fdt_get_path(blob, fwnode, s, sizeof(s));
  446. printf("Could not add firmware property to node %s: %s\n", s,
  447. fdt_strerror(rc));
  448. return;
  449. }
  450. /* Find all other Fman nodes and point them to the firmware node. */
  451. while ((fmnode = fdt_node_offset_by_compatible(blob, fmnode, "fsl,fman")) > 0) {
  452. rc = fdt_setprop_cell(blob, fmnode, "fsl,firmware-phandle", phandle);
  453. if (rc < 0) {
  454. char s[64];
  455. fdt_get_path(blob, fmnode, s, sizeof(s));
  456. printf("Could not add pointer property to node %s: %s\n",
  457. s, fdt_strerror(rc));
  458. return;
  459. }
  460. }
  461. }
  462. #else
  463. #define fdt_fixup_fman_firmware(x)
  464. #endif
  465. #if defined(CONFIG_PPC_P4080)
  466. static void fdt_fixup_usb(void *fdt)
  467. {
  468. ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  469. u32 rcwsr11 = in_be32(&gur->rcwsr[11]);
  470. int off;
  471. off = fdt_node_offset_by_compatible(fdt, -1, "fsl,mpc85xx-usb2-mph");
  472. if ((rcwsr11 & FSL_CORENET_RCWSR11_EC1) !=
  473. FSL_CORENET_RCWSR11_EC1_FM1_USB1)
  474. fdt_status_disabled(fdt, off);
  475. off = fdt_node_offset_by_compatible(fdt, -1, "fsl,mpc85xx-usb2-dr");
  476. if ((rcwsr11 & FSL_CORENET_RCWSR11_EC2) !=
  477. FSL_CORENET_RCWSR11_EC2_USB2)
  478. fdt_status_disabled(fdt, off);
  479. }
  480. #else
  481. #define fdt_fixup_usb(x)
  482. #endif
  483. void ft_cpu_setup(void *blob, bd_t *bd)
  484. {
  485. int off;
  486. int val;
  487. sys_info_t sysinfo;
  488. /* delete crypto node if not on an E-processor */
  489. if (!IS_E_PROCESSOR(get_svr()))
  490. fdt_fixup_crypto_node(blob, 0);
  491. fdt_fixup_ethernet(blob);
  492. fdt_add_enet_stashing(blob);
  493. do_fixup_by_prop_u32(blob, "device_type", "cpu", 4,
  494. "timebase-frequency", get_tbclk(), 1);
  495. do_fixup_by_prop_u32(blob, "device_type", "cpu", 4,
  496. "bus-frequency", bd->bi_busfreq, 1);
  497. get_sys_info(&sysinfo);
  498. off = fdt_node_offset_by_prop_value(blob, -1, "device_type", "cpu", 4);
  499. while (off != -FDT_ERR_NOTFOUND) {
  500. u32 *reg = (u32 *)fdt_getprop(blob, off, "reg", 0);
  501. val = cpu_to_fdt32(sysinfo.freqProcessor[*reg]);
  502. fdt_setprop(blob, off, "clock-frequency", &val, 4);
  503. off = fdt_node_offset_by_prop_value(blob, off, "device_type",
  504. "cpu", 4);
  505. }
  506. do_fixup_by_prop_u32(blob, "device_type", "soc", 4,
  507. "bus-frequency", bd->bi_busfreq, 1);
  508. do_fixup_by_compat_u32(blob, "fsl,pq3-localbus",
  509. "bus-frequency", gd->lbc_clk, 1);
  510. do_fixup_by_compat_u32(blob, "fsl,elbc",
  511. "bus-frequency", gd->lbc_clk, 1);
  512. #ifdef CONFIG_QE
  513. ft_qe_setup(blob);
  514. ft_fixup_qe_snum(blob);
  515. #endif
  516. fdt_fixup_fman_firmware(blob);
  517. #ifdef CONFIG_SYS_NS16550
  518. do_fixup_by_compat_u32(blob, "ns16550",
  519. "clock-frequency", CONFIG_SYS_NS16550_CLK, 1);
  520. #endif
  521. #ifdef CONFIG_CPM2
  522. do_fixup_by_compat_u32(blob, "fsl,cpm2-scc-uart",
  523. "current-speed", bd->bi_baudrate, 1);
  524. do_fixup_by_compat_u32(blob, "fsl,cpm2-brg",
  525. "clock-frequency", bd->bi_brgfreq, 1);
  526. #endif
  527. #ifdef CONFIG_FSL_CORENET
  528. do_fixup_by_compat_u32(blob, "fsl,qoriq-clockgen-1.0",
  529. "clock-frequency", CONFIG_SYS_CLK_FREQ, 1);
  530. #endif
  531. fdt_fixup_memory(blob, (u64)bd->bi_memstart, (u64)bd->bi_memsize);
  532. #ifdef CONFIG_MP
  533. ft_fixup_cpu(blob, (u64)bd->bi_memstart + (u64)bd->bi_memsize);
  534. ft_fixup_num_cores(blob);
  535. #endif
  536. ft_fixup_cache(blob);
  537. #if defined(CONFIG_FSL_ESDHC)
  538. fdt_fixup_esdhc(blob, bd);
  539. #endif
  540. ft_fixup_dpaa_clks(blob);
  541. #if defined(CONFIG_SYS_BMAN_MEM_PHYS)
  542. fdt_portal(blob, "fsl,bman-portal", "bman-portals",
  543. (u64)CONFIG_SYS_BMAN_MEM_PHYS,
  544. CONFIG_SYS_BMAN_MEM_SIZE);
  545. fdt_fixup_bportals(blob);
  546. #endif
  547. #if defined(CONFIG_SYS_QMAN_MEM_PHYS)
  548. fdt_portal(blob, "fsl,qman-portal", "qman-portals",
  549. (u64)CONFIG_SYS_QMAN_MEM_PHYS,
  550. CONFIG_SYS_QMAN_MEM_SIZE);
  551. fdt_fixup_qportals(blob);
  552. #endif
  553. #ifdef CONFIG_SYS_SRIO
  554. ft_srio_setup(blob);
  555. #endif
  556. /*
  557. * system-clock = CCB clock/2
  558. * Here gd->bus_clk = CCB clock
  559. * We are using the system clock as 1588 Timer reference
  560. * clock source select
  561. */
  562. do_fixup_by_compat_u32(blob, "fsl,gianfar-ptp-timer",
  563. "timer-frequency", gd->bus_clk/2, 1);
  564. /*
  565. * clock-freq should change to clock-frequency and
  566. * flexcan-v1.0 should change to p1010-flexcan respectively
  567. * in the future.
  568. */
  569. do_fixup_by_compat_u32(blob, "fsl,flexcan-v1.0",
  570. "clock_freq", gd->bus_clk/2, 1);
  571. do_fixup_by_compat_u32(blob, "fsl,flexcan-v1.0",
  572. "clock-frequency", gd->bus_clk/2, 1);
  573. do_fixup_by_compat_u32(blob, "fsl,p1010-flexcan",
  574. "clock-frequency", gd->bus_clk/2, 1);
  575. fdt_fixup_usb(blob);
  576. }
  577. /*
  578. * For some CCSR devices, we only have the virtual address, not the physical
  579. * address. This is because we map CCSR as a whole, so we typically don't need
  580. * a macro for the physical address of any device within CCSR. In this case,
  581. * we calculate the physical address of that device using it's the difference
  582. * between the virtual address of the device and the virtual address of the
  583. * beginning of CCSR.
  584. */
  585. #define CCSR_VIRT_TO_PHYS(x) \
  586. (CONFIG_SYS_CCSRBAR_PHYS + ((x) - CONFIG_SYS_CCSRBAR))
  587. static void msg(const char *name, uint64_t uaddr, uint64_t daddr)
  588. {
  589. printf("Warning: U-Boot configured %s at address %llx,\n"
  590. "but the device tree has it at %llx\n", name, uaddr, daddr);
  591. }
  592. /*
  593. * Verify the device tree
  594. *
  595. * This function compares several CONFIG_xxx macros that contain physical
  596. * addresses with the corresponding nodes in the device tree, to see if
  597. * the physical addresses are all correct. For example, if
  598. * CONFIG_SYS_NS16550_COM1 is defined, then it contains the virtual address
  599. * of the first UART. We convert this to a physical address and compare
  600. * that with the physical address of the first ns16550-compatible node
  601. * in the device tree. If they don't match, then we display a warning.
  602. *
  603. * Returns 1 on success, 0 on failure
  604. */
  605. int ft_verify_fdt(void *fdt)
  606. {
  607. uint64_t addr = 0;
  608. int aliases;
  609. int off;
  610. /* First check the CCSR base address */
  611. off = fdt_node_offset_by_prop_value(fdt, -1, "device_type", "soc", 4);
  612. if (off > 0)
  613. addr = fdt_get_base_address(fdt, off);
  614. if (!addr) {
  615. printf("Warning: could not determine base CCSR address in "
  616. "device tree\n");
  617. /* No point in checking anything else */
  618. return 0;
  619. }
  620. if (addr != CONFIG_SYS_CCSRBAR_PHYS) {
  621. msg("CCSR", CONFIG_SYS_CCSRBAR_PHYS, addr);
  622. /* No point in checking anything else */
  623. return 0;
  624. }
  625. /*
  626. * Check some nodes via aliases. We assume that U-Boot and the device
  627. * tree enumerate the devices equally. E.g. the first serial port in
  628. * U-Boot is the same as "serial0" in the device tree.
  629. */
  630. aliases = fdt_path_offset(fdt, "/aliases");
  631. if (aliases > 0) {
  632. #ifdef CONFIG_SYS_NS16550_COM1
  633. if (!fdt_verify_alias_address(fdt, aliases, "serial0",
  634. CCSR_VIRT_TO_PHYS(CONFIG_SYS_NS16550_COM1)))
  635. return 0;
  636. #endif
  637. #ifdef CONFIG_SYS_NS16550_COM2
  638. if (!fdt_verify_alias_address(fdt, aliases, "serial1",
  639. CCSR_VIRT_TO_PHYS(CONFIG_SYS_NS16550_COM2)))
  640. return 0;
  641. #endif
  642. }
  643. /*
  644. * The localbus node is typically a root node, even though the lbc
  645. * controller is part of CCSR. If we were to put the lbc node under
  646. * the SOC node, then the 'ranges' property in the lbc node would
  647. * translate through the 'ranges' property of the parent SOC node, and
  648. * we don't want that. Since it's a separate node, it's possible for
  649. * the 'reg' property to be wrong, so check it here. For now, we
  650. * only check for "fsl,elbc" nodes.
  651. */
  652. #ifdef CONFIG_SYS_LBC_ADDR
  653. off = fdt_node_offset_by_compatible(fdt, -1, "fsl,elbc");
  654. if (off > 0) {
  655. const u32 *reg = fdt_getprop(fdt, off, "reg", NULL);
  656. if (reg) {
  657. uint64_t uaddr = CCSR_VIRT_TO_PHYS(CONFIG_SYS_LBC_ADDR);
  658. addr = fdt_translate_address(fdt, off, reg);
  659. if (uaddr != addr) {
  660. msg("the localbus", uaddr, addr);
  661. return 0;
  662. }
  663. }
  664. }
  665. #endif
  666. return 1;
  667. }