cpu_init.c 3.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146
  1. /*
  2. * Copyright 2004,2009-2011 Freescale Semiconductor, Inc.
  3. * Jeff Brown
  4. * Srikanth Srinivasan (srikanth.srinivasan@freescale.com)
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. /*
  25. * cpu_init.c - low level cpu init
  26. */
  27. #include <config.h>
  28. #include <common.h>
  29. #include <mpc86xx.h>
  30. #include <asm/mmu.h>
  31. #include <asm/fsl_law.h>
  32. #include <asm/fsl_serdes.h>
  33. #include <asm/mp.h>
  34. extern void srio_init(void);
  35. void setup_bats(void);
  36. DECLARE_GLOBAL_DATA_PTR;
  37. /*
  38. * Breathe some life into the CPU...
  39. *
  40. * Set up the memory map
  41. * initialize a bunch of registers
  42. */
  43. void cpu_init_f(void)
  44. {
  45. /* Pointer is writable since we allocated a register for it */
  46. gd = (gd_t *) (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_GBL_DATA_OFFSET);
  47. /* Clear initial global data */
  48. memset ((void *) gd, 0, sizeof (gd_t));
  49. #ifdef CONFIG_FSL_LAW
  50. init_laws();
  51. #endif
  52. setup_bats();
  53. init_early_memctl_regs();
  54. #if defined(CONFIG_FSL_DMA)
  55. dma_init();
  56. #endif
  57. /* enable the timebase bit in HID0 */
  58. set_hid0(get_hid0() | 0x4000000);
  59. /* enable EMCP, SYNCBE | ABE bits in HID1 */
  60. set_hid1(get_hid1() | 0x80000C00);
  61. }
  62. /*
  63. * initialize higher level parts of CPU like timers
  64. */
  65. int cpu_init_r(void)
  66. {
  67. /* needs to be in ram since code uses global static vars */
  68. fsl_serdes_init();
  69. #ifdef CONFIG_SYS_SRIO
  70. srio_init();
  71. #endif
  72. #if defined(CONFIG_MP)
  73. setup_mp();
  74. #endif
  75. return 0;
  76. }
  77. /* Set up BAT registers */
  78. void setup_bats(void)
  79. {
  80. #if defined(CONFIG_SYS_DBAT0U) && defined(CONFIG_SYS_DBAT0L)
  81. write_bat(DBAT0, CONFIG_SYS_DBAT0U, CONFIG_SYS_DBAT0L);
  82. #endif
  83. #if defined(CONFIG_SYS_IBAT0U) && defined(CONFIG_SYS_IBAT0L)
  84. write_bat(IBAT0, CONFIG_SYS_IBAT0U, CONFIG_SYS_IBAT0L);
  85. #endif
  86. write_bat(DBAT1, CONFIG_SYS_DBAT1U, CONFIG_SYS_DBAT1L);
  87. write_bat(IBAT1, CONFIG_SYS_IBAT1U, CONFIG_SYS_IBAT1L);
  88. write_bat(DBAT2, CONFIG_SYS_DBAT2U, CONFIG_SYS_DBAT2L);
  89. write_bat(IBAT2, CONFIG_SYS_IBAT2U, CONFIG_SYS_IBAT2L);
  90. write_bat(DBAT3, CONFIG_SYS_DBAT3U, CONFIG_SYS_DBAT3L);
  91. write_bat(IBAT3, CONFIG_SYS_IBAT3U, CONFIG_SYS_IBAT3L);
  92. write_bat(DBAT4, CONFIG_SYS_DBAT4U, CONFIG_SYS_DBAT4L);
  93. write_bat(IBAT4, CONFIG_SYS_IBAT4U, CONFIG_SYS_IBAT4L);
  94. write_bat(DBAT5, CONFIG_SYS_DBAT5U, CONFIG_SYS_DBAT5L);
  95. write_bat(IBAT5, CONFIG_SYS_IBAT5U, CONFIG_SYS_IBAT5L);
  96. write_bat(DBAT6, CONFIG_SYS_DBAT6U, CONFIG_SYS_DBAT6L);
  97. write_bat(IBAT6, CONFIG_SYS_IBAT6U, CONFIG_SYS_IBAT6L);
  98. write_bat(DBAT7, CONFIG_SYS_DBAT7U, CONFIG_SYS_DBAT7L);
  99. write_bat(IBAT7, CONFIG_SYS_IBAT7U, CONFIG_SYS_IBAT7L);
  100. return;
  101. }
  102. #ifdef CONFIG_ADDR_MAP
  103. /* Initialize address mapping array */
  104. void init_addr_map(void)
  105. {
  106. int i;
  107. ppc_bat_t bat = DBAT0;
  108. phys_size_t size;
  109. unsigned long upper, lower;
  110. for (i = 0; i < CONFIG_SYS_NUM_ADDR_MAP; i++, bat++) {
  111. if (read_bat(bat, &upper, &lower) != -1) {
  112. if (!BATU_VALID(upper))
  113. size = 0;
  114. else
  115. size = BATU_SIZE(upper);
  116. addrmap_set_entry(BATU_VADDR(upper), BATL_PADDR(lower),
  117. size, i);
  118. }
  119. #ifdef CONFIG_HIGH_BATS
  120. /* High bats are not contiguous with low BAT numbers */
  121. if (bat == DBAT3)
  122. bat = DBAT4 - 1;
  123. #endif
  124. }
  125. }
  126. #endif