p1022ds.c 7.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303
  1. /*
  2. * Copyright 2010-2011 Freescale Semiconductor, Inc.
  3. * Authors: Srikanth Srinivasan <srikanth.srinivasan@freescale.com>
  4. * Timur Tabi <timur@freescale.com>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License as published by the Free
  8. * Software Foundation; either version 2 of the License, or (at your option)
  9. * any later version.
  10. */
  11. #include <common.h>
  12. #include <command.h>
  13. #include <pci.h>
  14. #include <asm/processor.h>
  15. #include <asm/mmu.h>
  16. #include <asm/cache.h>
  17. #include <asm/immap_85xx.h>
  18. #include <asm/fsl_pci.h>
  19. #include <asm/fsl_ddr_sdram.h>
  20. #include <asm/fsl_serdes.h>
  21. #include <asm/io.h>
  22. #include <libfdt.h>
  23. #include <fdt_support.h>
  24. #include <tsec.h>
  25. #include <asm/fsl_law.h>
  26. #include <netdev.h>
  27. #include <i2c.h>
  28. #include <hwconfig.h>
  29. #include "../common/ngpixis.h"
  30. DECLARE_GLOBAL_DATA_PTR;
  31. int board_early_init_f(void)
  32. {
  33. ccsr_gur_t *gur = (void *)CONFIG_SYS_MPC85xx_GUTS_ADDR;
  34. /* Set pmuxcr to allow both i2c1 and i2c2 */
  35. setbits_be32(&gur->pmuxcr, 0x1000);
  36. /* Read back the register to synchronize the write. */
  37. in_be32(&gur->pmuxcr);
  38. /* Set the pin muxing to enable ETSEC2. */
  39. clrbits_be32(&gur->pmuxcr2, 0x001F8000);
  40. return 0;
  41. }
  42. int checkboard(void)
  43. {
  44. u8 sw;
  45. puts("Board: P1022DS ");
  46. printf("Sys ID: 0x%02x, Sys Ver: 0x%02x, FPGA Ver: 0x%02x, ",
  47. in_8(&pixis->id), in_8(&pixis->arch), in_8(&pixis->scver));
  48. sw = in_8(&PIXIS_SW(PIXIS_LBMAP_SWITCH));
  49. switch ((sw & PIXIS_LBMAP_MASK) >> 6) {
  50. case 0:
  51. printf ("vBank: %u\n", ((sw & 0x30) >> 4));
  52. break;
  53. case 1:
  54. printf ("NAND\n");
  55. break;
  56. case 2:
  57. case 3:
  58. puts ("Promjet\n");
  59. break;
  60. }
  61. return 0;
  62. }
  63. #define CONFIG_TFP410_I2C_ADDR 0x38
  64. /* Masks for the SSI_TDM and AUDCLK bits of the ngPIXIS BRDCFG1 register. */
  65. #define CONFIG_PIXIS_BRDCFG1_SSI_TDM_MASK 0x0c
  66. #define CONFIG_PIXIS_BRDCFG1_AUDCLK_MASK 0x03
  67. /* Route the I2C1 pins to the SSI port instead. */
  68. #define CONFIG_PIXIS_BRDCFG1_SSI_TDM_SSI 0x08
  69. /* Choose the 12.288Mhz codec reference clock */
  70. #define CONFIG_PIXIS_BRDCFG1_AUDCLK_12 0x02
  71. /* Choose the 11.2896Mhz codec reference clock */
  72. #define CONFIG_PIXIS_BRDCFG1_AUDCLK_11 0x01
  73. int misc_init_r(void)
  74. {
  75. u8 temp;
  76. const char *audclk;
  77. size_t arglen;
  78. /* For DVI, enable the TFP410 Encoder. */
  79. temp = 0xBF;
  80. if (i2c_write(CONFIG_TFP410_I2C_ADDR, 0x08, 1, &temp, sizeof(temp)) < 0)
  81. return -1;
  82. if (i2c_read(CONFIG_TFP410_I2C_ADDR, 0x08, 1, &temp, sizeof(temp)) < 0)
  83. return -1;
  84. debug("DVI Encoder Read: 0x%02x\n", temp);
  85. temp = 0x10;
  86. if (i2c_write(CONFIG_TFP410_I2C_ADDR, 0x0A, 1, &temp, sizeof(temp)) < 0)
  87. return -1;
  88. if (i2c_read(CONFIG_TFP410_I2C_ADDR, 0x0A, 1, &temp, sizeof(temp)) < 0)
  89. return -1;
  90. debug("DVI Encoder Read: 0x%02x\n",temp);
  91. /*
  92. * Enable the reference clock for the WM8776 codec, and route the MUX
  93. * pins for SSI. The default is the 12.288 MHz clock
  94. */
  95. temp = in_8(&pixis->brdcfg1) & ~(CONFIG_PIXIS_BRDCFG1_SSI_TDM_MASK |
  96. CONFIG_PIXIS_BRDCFG1_AUDCLK_MASK);
  97. temp |= CONFIG_PIXIS_BRDCFG1_SSI_TDM_SSI;
  98. audclk = hwconfig_arg("audclk", &arglen);
  99. /* Check the first two chars only */
  100. if (audclk && (strncmp(audclk, "11", 2) == 0))
  101. temp |= CONFIG_PIXIS_BRDCFG1_AUDCLK_11;
  102. else
  103. temp |= CONFIG_PIXIS_BRDCFG1_AUDCLK_12;
  104. out_8(&pixis->brdcfg1, temp);
  105. return 0;
  106. }
  107. /*
  108. * A list of PCI and SATA slots
  109. */
  110. enum slot_id {
  111. SLOT_PCIE1 = 1,
  112. SLOT_PCIE2,
  113. SLOT_PCIE3,
  114. SLOT_PCIE4,
  115. SLOT_PCIE5,
  116. SLOT_SATA1,
  117. SLOT_SATA2
  118. };
  119. /*
  120. * This array maps the slot identifiers to their names on the P1022DS board.
  121. */
  122. static const char *slot_names[] = {
  123. [SLOT_PCIE1] = "Slot 1",
  124. [SLOT_PCIE2] = "Slot 2",
  125. [SLOT_PCIE3] = "Slot 3",
  126. [SLOT_PCIE4] = "Slot 4",
  127. [SLOT_PCIE5] = "Mini-PCIe",
  128. [SLOT_SATA1] = "SATA 1",
  129. [SLOT_SATA2] = "SATA 2",
  130. };
  131. /*
  132. * This array maps a given SERDES configuration and SERDES device to the PCI or
  133. * SATA slot that it connects to. This mapping is hard-coded in the FPGA.
  134. */
  135. static u8 serdes_dev_slot[][SATA2 + 1] = {
  136. [0x01] = { [PCIE3] = SLOT_PCIE4, [PCIE2] = SLOT_PCIE5 },
  137. [0x02] = { [SATA1] = SLOT_SATA1, [SATA2] = SLOT_SATA2 },
  138. [0x09] = { [PCIE1] = SLOT_PCIE1, [PCIE3] = SLOT_PCIE4,
  139. [PCIE2] = SLOT_PCIE5 },
  140. [0x16] = { [PCIE1] = SLOT_PCIE1, [PCIE3] = SLOT_PCIE2,
  141. [PCIE2] = SLOT_PCIE3,
  142. [SATA1] = SLOT_SATA1, [SATA2] = SLOT_SATA2 },
  143. [0x17] = { [PCIE1] = SLOT_PCIE1, [PCIE3] = SLOT_PCIE2,
  144. [PCIE2] = SLOT_PCIE3 },
  145. [0x1a] = { [PCIE1] = SLOT_PCIE1, [PCIE2] = SLOT_PCIE3,
  146. [PCIE2] = SLOT_PCIE3,
  147. [SATA1] = SLOT_SATA1, [SATA2] = SLOT_SATA2 },
  148. [0x1c] = { [PCIE1] = SLOT_PCIE1,
  149. [SATA1] = SLOT_SATA1, [SATA2] = SLOT_SATA2 },
  150. [0x1e] = { [PCIE1] = SLOT_PCIE1, [PCIE3] = SLOT_PCIE3 },
  151. [0x1f] = { [PCIE1] = SLOT_PCIE1 },
  152. };
  153. /*
  154. * Returns the name of the slot to which the PCIe or SATA controller is
  155. * connected
  156. */
  157. const char *board_serdes_name(enum srds_prtcl device)
  158. {
  159. ccsr_gur_t *gur = (void *)CONFIG_SYS_MPC85xx_GUTS_ADDR;
  160. u32 pordevsr = in_be32(&gur->pordevsr);
  161. unsigned int srds_cfg = (pordevsr & MPC85xx_PORDEVSR_IO_SEL) >>
  162. MPC85xx_PORDEVSR_IO_SEL_SHIFT;
  163. enum slot_id slot = serdes_dev_slot[srds_cfg][device];
  164. const char *name = slot_names[slot];
  165. if (name)
  166. return name;
  167. else
  168. return "Nothing";
  169. }
  170. #ifdef CONFIG_PCI
  171. void pci_init_board(void)
  172. {
  173. fsl_pcie_init_board(0);
  174. }
  175. #endif
  176. int board_early_init_r(void)
  177. {
  178. const unsigned int flashbase = CONFIG_SYS_FLASH_BASE;
  179. const u8 flash_esel = find_tlb_idx((void *)flashbase, 1);
  180. /*
  181. * Remap Boot flash + PROMJET region to caching-inhibited
  182. * so that flash can be erased properly.
  183. */
  184. /* Flush d-cache and invalidate i-cache of any FLASH data */
  185. flush_dcache();
  186. invalidate_icache();
  187. /* invalidate existing TLB entry for flash + promjet */
  188. disable_tlb(flash_esel);
  189. set_tlb(1, flashbase, CONFIG_SYS_FLASH_BASE_PHYS,
  190. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  191. 0, flash_esel, BOOKE_PAGESZ_256M, 1);
  192. return 0;
  193. }
  194. /*
  195. * Initialize on-board and/or PCI Ethernet devices
  196. *
  197. * Returns:
  198. * <0, error
  199. * 0, no ethernet devices found
  200. * >0, number of ethernet devices initialized
  201. */
  202. int board_eth_init(bd_t *bis)
  203. {
  204. struct tsec_info_struct tsec_info[2];
  205. unsigned int num = 0;
  206. #ifdef CONFIG_TSEC1
  207. SET_STD_TSEC_INFO(tsec_info[num], 1);
  208. num++;
  209. #endif
  210. #ifdef CONFIG_TSEC2
  211. SET_STD_TSEC_INFO(tsec_info[num], 2);
  212. num++;
  213. #endif
  214. return tsec_eth_init(bis, tsec_info, num) + pci_eth_init(bis);
  215. }
  216. #ifdef CONFIG_OF_BOARD_SETUP
  217. /**
  218. * ft_codec_setup - fix up the clock-frequency property of the codec node
  219. *
  220. * Update the clock-frequency property based on the value of the 'audclk'
  221. * hwconfig option. If audclk is not specified, then default to 12.288MHz.
  222. */
  223. static void ft_codec_setup(void *blob, const char *compatible)
  224. {
  225. const char *audclk;
  226. size_t arglen;
  227. u32 freq;
  228. audclk = hwconfig_arg("audclk", &arglen);
  229. if (audclk && (strncmp(audclk, "11", 2) == 0))
  230. freq = 11289600;
  231. else
  232. freq = 12288000;
  233. do_fixup_by_compat_u32(blob, compatible, "clock-frequency", freq, 1);
  234. }
  235. void ft_board_setup(void *blob, bd_t *bd)
  236. {
  237. phys_addr_t base;
  238. phys_size_t size;
  239. ft_cpu_setup(blob, bd);
  240. base = getenv_bootm_low();
  241. size = getenv_bootm_size();
  242. fdt_fixup_memory(blob, (u64)base, (u64)size);
  243. FT_FSL_PCI_SETUP;
  244. #ifdef CONFIG_FSL_SGMII_RISER
  245. fsl_sgmii_riser_fdt_fixup(blob);
  246. #endif
  247. /* Update the WM8776 node's clock frequency property */
  248. ft_codec_setup(blob, "wlf,wm8776");
  249. }
  250. #endif