start.S 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711
  1. /*
  2. * Copyright (C) 1998 Dan Malek <dmalek@jlc.net>
  3. * Copyright (C) 1999 Magnus Damm <kieraypc01.p.y.kie.era.ericsson.se>
  4. * Copyright (C) 2000,2001,2002 Wolfgang Denk <wd@denx.de>
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. /* U-Boot - Startup Code for PowerPC based Embedded Boards
  25. *
  26. *
  27. * The processor starts at 0x00000100 and the code is executed
  28. * from flash. The code is organized to be at an other address
  29. * in memory, but as long we don't jump around before relocating,
  30. * board_init lies at a quite high address and when the cpu has
  31. * jumped there, everything is ok.
  32. * This works because the cpu gives the FLASH (CS0) the whole
  33. * address space at startup, and board_init lies as a echo of
  34. * the flash somewhere up there in the memory map.
  35. *
  36. * board_init will change CS0 to be positioned at the correct
  37. * address and (s)dram will be positioned at address 0
  38. */
  39. #include <config.h>
  40. #include <mpc8xx.h>
  41. #include <timestamp.h>
  42. #include <version.h>
  43. #define CONFIG_8xx 1 /* needed for Linux kernel header files */
  44. #define _LINUX_CONFIG_H 1 /* avoid reading Linux autoconf.h file */
  45. #include <ppc_asm.tmpl>
  46. #include <ppc_defs.h>
  47. #include <asm/cache.h>
  48. #include <asm/mmu.h>
  49. #ifndef CONFIG_IDENT_STRING
  50. #define CONFIG_IDENT_STRING ""
  51. #endif
  52. /* We don't want the MMU yet.
  53. */
  54. #undef MSR_KERNEL
  55. #define MSR_KERNEL ( MSR_ME | MSR_RI ) /* Machine Check and Recoverable Interr. */
  56. /*
  57. * Set up GOT: Global Offset Table
  58. *
  59. * Use r14 to access the GOT
  60. */
  61. START_GOT
  62. GOT_ENTRY(_GOT2_TABLE_)
  63. GOT_ENTRY(_FIXUP_TABLE_)
  64. GOT_ENTRY(_start)
  65. GOT_ENTRY(_start_of_vectors)
  66. GOT_ENTRY(_end_of_vectors)
  67. GOT_ENTRY(transfer_to_handler)
  68. GOT_ENTRY(__init_end)
  69. GOT_ENTRY(_end)
  70. GOT_ENTRY(__bss_start)
  71. END_GOT
  72. /*
  73. * r3 - 1st arg to board_init(): IMMP pointer
  74. * r4 - 2nd arg to board_init(): boot flag
  75. */
  76. .text
  77. .long 0x27051956 /* U-Boot Magic Number */
  78. .globl version_string
  79. version_string:
  80. .ascii U_BOOT_VERSION
  81. .ascii " (", U_BOOT_DATE, " - ", U_BOOT_TIME, ")"
  82. .ascii CONFIG_IDENT_STRING, "\0"
  83. . = EXC_OFF_SYS_RESET
  84. .globl _start
  85. _start:
  86. lis r3, CONFIG_SYS_IMMR@h /* position IMMR */
  87. mtspr 638, r3
  88. li r21, BOOTFLAG_COLD /* Normal Power-On: Boot from FLASH */
  89. b boot_cold
  90. . = EXC_OFF_SYS_RESET + 0x10
  91. .globl _start_warm
  92. _start_warm:
  93. li r21, BOOTFLAG_WARM /* Software reboot */
  94. b boot_warm
  95. boot_cold:
  96. boot_warm:
  97. /* Initialize machine status; enable machine check interrupt */
  98. /*----------------------------------------------------------------------*/
  99. li r3, MSR_KERNEL /* Set ME, RI flags */
  100. mtmsr r3
  101. mtspr SRR1, r3 /* Make SRR1 match MSR */
  102. mfspr r3, ICR /* clear Interrupt Cause Register */
  103. /* Initialize debug port registers */
  104. /*----------------------------------------------------------------------*/
  105. xor r0, r0, r0 /* Clear R0 */
  106. mtspr LCTRL1, r0 /* Initialize debug port regs */
  107. mtspr LCTRL2, r0
  108. mtspr COUNTA, r0
  109. mtspr COUNTB, r0
  110. /* Reset the caches */
  111. /*----------------------------------------------------------------------*/
  112. mfspr r3, IC_CST /* Clear error bits */
  113. mfspr r3, DC_CST
  114. lis r3, IDC_UNALL@h /* Unlock all */
  115. mtspr IC_CST, r3
  116. mtspr DC_CST, r3
  117. lis r3, IDC_INVALL@h /* Invalidate all */
  118. mtspr IC_CST, r3
  119. mtspr DC_CST, r3
  120. lis r3, IDC_DISABLE@h /* Disable data cache */
  121. mtspr DC_CST, r3
  122. #if !(defined(CONFIG_IP860) || defined(CONFIG_PCU_E) || defined (CONFIG_FLAGADM))
  123. /* On IP860 and PCU E,
  124. * we cannot enable IC yet
  125. */
  126. lis r3, IDC_ENABLE@h /* Enable instruction cache */
  127. #endif
  128. mtspr IC_CST, r3
  129. /* invalidate all tlb's */
  130. /*----------------------------------------------------------------------*/
  131. tlbia
  132. isync
  133. /*
  134. * Calculate absolute address in FLASH and jump there
  135. *----------------------------------------------------------------------*/
  136. lis r3, CONFIG_SYS_MONITOR_BASE@h
  137. ori r3, r3, CONFIG_SYS_MONITOR_BASE@l
  138. addi r3, r3, in_flash - _start + EXC_OFF_SYS_RESET
  139. mtlr r3
  140. blr
  141. in_flash:
  142. /* initialize some SPRs that are hard to access from C */
  143. /*----------------------------------------------------------------------*/
  144. lis r3, CONFIG_SYS_IMMR@h /* pass IMMR as arg1 to C routine */
  145. ori r1, r3, CONFIG_SYS_INIT_SP_OFFSET /* set up the stack in internal DPRAM */
  146. /* Note: R0 is still 0 here */
  147. stwu r0, -4(r1) /* clear final stack frame so that */
  148. stwu r0, -4(r1) /* stack backtraces terminate cleanly */
  149. /*
  150. * Disable serialized ifetch and show cycles
  151. * (i.e. set processor to normal mode).
  152. * This is also a silicon bug workaround, see errata
  153. */
  154. li r2, 0x0007
  155. mtspr ICTRL, r2
  156. /* Set up debug mode entry */
  157. lis r2, CONFIG_SYS_DER@h
  158. ori r2, r2, CONFIG_SYS_DER@l
  159. mtspr DER, r2
  160. /* let the C-code set up the rest */
  161. /* */
  162. /* Be careful to keep code relocatable ! */
  163. /*----------------------------------------------------------------------*/
  164. GET_GOT /* initialize GOT access */
  165. /* r3: IMMR */
  166. bl cpu_init_f /* run low-level CPU init code (from Flash) */
  167. mr r3, r21
  168. /* r3: BOOTFLAG */
  169. bl board_init_f /* run 1st part of board init code (from Flash) */
  170. .globl _start_of_vectors
  171. _start_of_vectors:
  172. /* Machine check */
  173. STD_EXCEPTION(0x200, MachineCheck, MachineCheckException)
  174. /* Data Storage exception. "Never" generated on the 860. */
  175. STD_EXCEPTION(0x300, DataStorage, UnknownException)
  176. /* Instruction Storage exception. "Never" generated on the 860. */
  177. STD_EXCEPTION(0x400, InstStorage, UnknownException)
  178. /* External Interrupt exception. */
  179. STD_EXCEPTION(0x500, ExtInterrupt, external_interrupt)
  180. /* Alignment exception. */
  181. . = 0x600
  182. Alignment:
  183. EXCEPTION_PROLOG(SRR0, SRR1)
  184. mfspr r4,DAR
  185. stw r4,_DAR(r21)
  186. mfspr r5,DSISR
  187. stw r5,_DSISR(r21)
  188. addi r3,r1,STACK_FRAME_OVERHEAD
  189. li r20,MSR_KERNEL
  190. rlwimi r20,r23,0,16,16 /* copy EE bit from saved MSR */
  191. lwz r6,GOT(transfer_to_handler)
  192. mtlr r6
  193. blrl
  194. .L_Alignment:
  195. .long AlignmentException - _start + EXC_OFF_SYS_RESET
  196. .long int_return - _start + EXC_OFF_SYS_RESET
  197. /* Program check exception */
  198. . = 0x700
  199. ProgramCheck:
  200. EXCEPTION_PROLOG(SRR0, SRR1)
  201. addi r3,r1,STACK_FRAME_OVERHEAD
  202. li r20,MSR_KERNEL
  203. rlwimi r20,r23,0,16,16 /* copy EE bit from saved MSR */
  204. lwz r6,GOT(transfer_to_handler)
  205. mtlr r6
  206. blrl
  207. .L_ProgramCheck:
  208. .long ProgramCheckException - _start + EXC_OFF_SYS_RESET
  209. .long int_return - _start + EXC_OFF_SYS_RESET
  210. /* No FPU on MPC8xx. This exception is not supposed to happen.
  211. */
  212. STD_EXCEPTION(0x800, FPUnavailable, UnknownException)
  213. /* I guess we could implement decrementer, and may have
  214. * to someday for timekeeping.
  215. */
  216. STD_EXCEPTION(0x900, Decrementer, timer_interrupt)
  217. STD_EXCEPTION(0xa00, Trap_0a, UnknownException)
  218. STD_EXCEPTION(0xb00, Trap_0b, UnknownException)
  219. STD_EXCEPTION(0xc00, SystemCall, UnknownException)
  220. STD_EXCEPTION(0xd00, SingleStep, UnknownException)
  221. STD_EXCEPTION(0xe00, Trap_0e, UnknownException)
  222. STD_EXCEPTION(0xf00, Trap_0f, UnknownException)
  223. /* On the MPC8xx, this is a software emulation interrupt. It occurs
  224. * for all unimplemented and illegal instructions.
  225. */
  226. STD_EXCEPTION(0x1000, SoftEmu, SoftEmuException)
  227. STD_EXCEPTION(0x1100, InstructionTLBMiss, UnknownException)
  228. STD_EXCEPTION(0x1200, DataTLBMiss, UnknownException)
  229. STD_EXCEPTION(0x1300, InstructionTLBError, UnknownException)
  230. STD_EXCEPTION(0x1400, DataTLBError, UnknownException)
  231. STD_EXCEPTION(0x1500, Reserved5, UnknownException)
  232. STD_EXCEPTION(0x1600, Reserved6, UnknownException)
  233. STD_EXCEPTION(0x1700, Reserved7, UnknownException)
  234. STD_EXCEPTION(0x1800, Reserved8, UnknownException)
  235. STD_EXCEPTION(0x1900, Reserved9, UnknownException)
  236. STD_EXCEPTION(0x1a00, ReservedA, UnknownException)
  237. STD_EXCEPTION(0x1b00, ReservedB, UnknownException)
  238. STD_EXCEPTION(0x1c00, DataBreakpoint, UnknownException)
  239. STD_EXCEPTION(0x1d00, InstructionBreakpoint, DebugException)
  240. STD_EXCEPTION(0x1e00, PeripheralBreakpoint, UnknownException)
  241. STD_EXCEPTION(0x1f00, DevPortBreakpoint, UnknownException)
  242. .globl _end_of_vectors
  243. _end_of_vectors:
  244. . = 0x2000
  245. /*
  246. * This code finishes saving the registers to the exception frame
  247. * and jumps to the appropriate handler for the exception.
  248. * Register r21 is pointer into trap frame, r1 has new stack pointer.
  249. */
  250. .globl transfer_to_handler
  251. transfer_to_handler:
  252. stw r22,_NIP(r21)
  253. lis r22,MSR_POW@h
  254. andc r23,r23,r22
  255. stw r23,_MSR(r21)
  256. SAVE_GPR(7, r21)
  257. SAVE_4GPRS(8, r21)
  258. SAVE_8GPRS(12, r21)
  259. SAVE_8GPRS(24, r21)
  260. mflr r23
  261. andi. r24,r23,0x3f00 /* get vector offset */
  262. stw r24,TRAP(r21)
  263. li r22,0
  264. stw r22,RESULT(r21)
  265. mtspr SPRG2,r22 /* r1 is now kernel sp */
  266. lwz r24,0(r23) /* virtual address of handler */
  267. lwz r23,4(r23) /* where to go when done */
  268. mtspr SRR0,r24
  269. mtspr SRR1,r20
  270. mtlr r23
  271. SYNC
  272. rfi /* jump to handler, enable MMU */
  273. int_return:
  274. mfmsr r28 /* Disable interrupts */
  275. li r4,0
  276. ori r4,r4,MSR_EE
  277. andc r28,r28,r4
  278. SYNC /* Some chip revs need this... */
  279. mtmsr r28
  280. SYNC
  281. lwz r2,_CTR(r1)
  282. lwz r0,_LINK(r1)
  283. mtctr r2
  284. mtlr r0
  285. lwz r2,_XER(r1)
  286. lwz r0,_CCR(r1)
  287. mtspr XER,r2
  288. mtcrf 0xFF,r0
  289. REST_10GPRS(3, r1)
  290. REST_10GPRS(13, r1)
  291. REST_8GPRS(23, r1)
  292. REST_GPR(31, r1)
  293. lwz r2,_NIP(r1) /* Restore environment */
  294. lwz r0,_MSR(r1)
  295. mtspr SRR0,r2
  296. mtspr SRR1,r0
  297. lwz r0,GPR0(r1)
  298. lwz r2,GPR2(r1)
  299. lwz r1,GPR1(r1)
  300. SYNC
  301. rfi
  302. /* Cache functions.
  303. */
  304. .globl icache_enable
  305. icache_enable:
  306. SYNC
  307. lis r3, IDC_INVALL@h
  308. mtspr IC_CST, r3
  309. lis r3, IDC_ENABLE@h
  310. mtspr IC_CST, r3
  311. blr
  312. .globl icache_disable
  313. icache_disable:
  314. SYNC
  315. lis r3, IDC_DISABLE@h
  316. mtspr IC_CST, r3
  317. blr
  318. .globl icache_status
  319. icache_status:
  320. mfspr r3, IC_CST
  321. srwi r3, r3, 31 /* >>31 => select bit 0 */
  322. blr
  323. .globl dcache_enable
  324. dcache_enable:
  325. #if 0
  326. SYNC
  327. #endif
  328. #if 1
  329. lis r3, 0x0400 /* Set cache mode with MMU off */
  330. mtspr MD_CTR, r3
  331. #endif
  332. lis r3, IDC_INVALL@h
  333. mtspr DC_CST, r3
  334. #if 0
  335. lis r3, DC_SFWT@h
  336. mtspr DC_CST, r3
  337. #endif
  338. lis r3, IDC_ENABLE@h
  339. mtspr DC_CST, r3
  340. blr
  341. .globl dcache_disable
  342. dcache_disable:
  343. SYNC
  344. lis r3, IDC_DISABLE@h
  345. mtspr DC_CST, r3
  346. lis r3, IDC_INVALL@h
  347. mtspr DC_CST, r3
  348. blr
  349. .globl dcache_status
  350. dcache_status:
  351. mfspr r3, DC_CST
  352. srwi r3, r3, 31 /* >>31 => select bit 0 */
  353. blr
  354. .globl dc_read
  355. dc_read:
  356. mtspr DC_ADR, r3
  357. mfspr r3, DC_DAT
  358. blr
  359. /*
  360. * unsigned int get_immr (unsigned int mask)
  361. *
  362. * return (mask ? (IMMR & mask) : IMMR);
  363. */
  364. .globl get_immr
  365. get_immr:
  366. mr r4,r3 /* save mask */
  367. mfspr r3, IMMR /* IMMR */
  368. cmpwi 0,r4,0 /* mask != 0 ? */
  369. beq 4f
  370. and r3,r3,r4 /* IMMR & mask */
  371. 4:
  372. blr
  373. .globl get_pvr
  374. get_pvr:
  375. mfspr r3, PVR
  376. blr
  377. .globl wr_ic_cst
  378. wr_ic_cst:
  379. mtspr IC_CST, r3
  380. blr
  381. .globl rd_ic_cst
  382. rd_ic_cst:
  383. mfspr r3, IC_CST
  384. blr
  385. .globl wr_ic_adr
  386. wr_ic_adr:
  387. mtspr IC_ADR, r3
  388. blr
  389. .globl wr_dc_cst
  390. wr_dc_cst:
  391. mtspr DC_CST, r3
  392. blr
  393. .globl rd_dc_cst
  394. rd_dc_cst:
  395. mfspr r3, DC_CST
  396. blr
  397. .globl wr_dc_adr
  398. wr_dc_adr:
  399. mtspr DC_ADR, r3
  400. blr
  401. /*------------------------------------------------------------------------------*/
  402. /*
  403. * void relocate_code (addr_sp, gd, addr_moni)
  404. *
  405. * This "function" does not return, instead it continues in RAM
  406. * after relocating the monitor code.
  407. *
  408. * r3 = dest
  409. * r4 = src
  410. * r5 = length in bytes
  411. * r6 = cachelinesize
  412. */
  413. .globl relocate_code
  414. relocate_code:
  415. mr r1, r3 /* Set new stack pointer */
  416. mr r9, r4 /* Save copy of Global Data pointer */
  417. mr r10, r5 /* Save copy of Destination Address */
  418. mr r3, r5 /* Destination Address */
  419. lis r4, CONFIG_SYS_MONITOR_BASE@h /* Source Address */
  420. ori r4, r4, CONFIG_SYS_MONITOR_BASE@l
  421. lwz r5, GOT(__init_end)
  422. sub r5, r5, r4
  423. li r6, CONFIG_SYS_CACHELINE_SIZE /* Cache Line Size */
  424. /*
  425. * Fix GOT pointer:
  426. *
  427. * New GOT-PTR = (old GOT-PTR - CONFIG_SYS_MONITOR_BASE) + Destination Address
  428. *
  429. * Offset:
  430. */
  431. sub r15, r10, r4
  432. /* First our own GOT */
  433. add r14, r14, r15
  434. /* then the one used by the C code */
  435. add r30, r30, r15
  436. /*
  437. * Now relocate code
  438. */
  439. cmplw cr1,r3,r4
  440. addi r0,r5,3
  441. srwi. r0,r0,2
  442. beq cr1,4f /* In place copy is not necessary */
  443. beq 7f /* Protect against 0 count */
  444. mtctr r0
  445. bge cr1,2f
  446. la r8,-4(r4)
  447. la r7,-4(r3)
  448. 1: lwzu r0,4(r8)
  449. stwu r0,4(r7)
  450. bdnz 1b
  451. b 4f
  452. 2: slwi r0,r0,2
  453. add r8,r4,r0
  454. add r7,r3,r0
  455. 3: lwzu r0,-4(r8)
  456. stwu r0,-4(r7)
  457. bdnz 3b
  458. /*
  459. * Now flush the cache: note that we must start from a cache aligned
  460. * address. Otherwise we might miss one cache line.
  461. */
  462. 4: cmpwi r6,0
  463. add r5,r3,r5
  464. beq 7f /* Always flush prefetch queue in any case */
  465. subi r0,r6,1
  466. andc r3,r3,r0
  467. mr r4,r3
  468. 5: dcbst 0,r4
  469. add r4,r4,r6
  470. cmplw r4,r5
  471. blt 5b
  472. sync /* Wait for all dcbst to complete on bus */
  473. mr r4,r3
  474. 6: icbi 0,r4
  475. add r4,r4,r6
  476. cmplw r4,r5
  477. blt 6b
  478. 7: sync /* Wait for all icbi to complete on bus */
  479. isync
  480. /*
  481. * We are done. Do not return, instead branch to second part of board
  482. * initialization, now running from RAM.
  483. */
  484. addi r0, r10, in_ram - _start + EXC_OFF_SYS_RESET
  485. mtlr r0
  486. blr
  487. in_ram:
  488. /*
  489. * Relocation Function, r14 point to got2+0x8000
  490. *
  491. * Adjust got2 pointers, no need to check for 0, this code
  492. * already puts a few entries in the table.
  493. */
  494. li r0,__got2_entries@sectoff@l
  495. la r3,GOT(_GOT2_TABLE_)
  496. lwz r11,GOT(_GOT2_TABLE_)
  497. mtctr r0
  498. sub r11,r3,r11
  499. addi r3,r3,-4
  500. 1: lwzu r0,4(r3)
  501. add r0,r0,r11
  502. stw r0,0(r3)
  503. bdnz 1b
  504. /*
  505. * Now adjust the fixups and the pointers to the fixups
  506. * in case we need to move ourselves again.
  507. */
  508. 2: li r0,__fixup_entries@sectoff@l
  509. lwz r3,GOT(_FIXUP_TABLE_)
  510. cmpwi r0,0
  511. mtctr r0
  512. addi r3,r3,-4
  513. beq 4f
  514. 3: lwzu r4,4(r3)
  515. lwzux r0,r4,r11
  516. add r0,r0,r11
  517. stw r10,0(r3)
  518. stw r0,0(r4)
  519. bdnz 3b
  520. 4:
  521. clear_bss:
  522. /*
  523. * Now clear BSS segment
  524. */
  525. lwz r3,GOT(__bss_start)
  526. lwz r4,GOT(_end)
  527. cmplw 0, r3, r4
  528. beq 6f
  529. li r0, 0
  530. 5:
  531. stw r0, 0(r3)
  532. addi r3, r3, 4
  533. cmplw 0, r3, r4
  534. bne 5b
  535. 6:
  536. mr r3, r9 /* Global Data pointer */
  537. mr r4, r10 /* Destination Address */
  538. bl board_init_r
  539. /*
  540. * Copy exception vector code to low memory
  541. *
  542. * r3: dest_addr
  543. * r7: source address, r8: end address, r9: target address
  544. */
  545. .globl trap_init
  546. trap_init:
  547. lwz r7, GOT(_start)
  548. lwz r8, GOT(_end_of_vectors)
  549. li r9, 0x100 /* reset vector always at 0x100 */
  550. cmplw 0, r7, r8
  551. bgelr /* return if r7>=r8 - just in case */
  552. mflr r4 /* save link register */
  553. 1:
  554. lwz r0, 0(r7)
  555. stw r0, 0(r9)
  556. addi r7, r7, 4
  557. addi r9, r9, 4
  558. cmplw 0, r7, r8
  559. bne 1b
  560. /*
  561. * relocate `hdlr' and `int_return' entries
  562. */
  563. li r7, .L_MachineCheck - _start + EXC_OFF_SYS_RESET
  564. li r8, Alignment - _start + EXC_OFF_SYS_RESET
  565. 2:
  566. bl trap_reloc
  567. addi r7, r7, 0x100 /* next exception vector */
  568. cmplw 0, r7, r8
  569. blt 2b
  570. li r7, .L_Alignment - _start + EXC_OFF_SYS_RESET
  571. bl trap_reloc
  572. li r7, .L_ProgramCheck - _start + EXC_OFF_SYS_RESET
  573. bl trap_reloc
  574. li r7, .L_FPUnavailable - _start + EXC_OFF_SYS_RESET
  575. li r8, SystemCall - _start + EXC_OFF_SYS_RESET
  576. 3:
  577. bl trap_reloc
  578. addi r7, r7, 0x100 /* next exception vector */
  579. cmplw 0, r7, r8
  580. blt 3b
  581. li r7, .L_SingleStep - _start + EXC_OFF_SYS_RESET
  582. li r8, _end_of_vectors - _start + EXC_OFF_SYS_RESET
  583. 4:
  584. bl trap_reloc
  585. addi r7, r7, 0x100 /* next exception vector */
  586. cmplw 0, r7, r8
  587. blt 4b
  588. mtlr r4 /* restore link register */
  589. blr
  590. /*
  591. * Function: relocate entries for one exception vector
  592. */
  593. trap_reloc:
  594. lwz r0, 0(r7) /* hdlr ... */
  595. add r0, r0, r3 /* ... += dest_addr */
  596. stw r0, 0(r7)
  597. lwz r0, 4(r7) /* int_return ... */
  598. add r0, r0, r3 /* ... += dest_addr */
  599. stw r0, 4(r7)
  600. sync
  601. isync
  602. blr