ddr-gen3.c 3.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108
  1. /*
  2. * Copyright 2008 Freescale Semiconductor, Inc.
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License
  6. * Version 2 as published by the Free Software Foundation.
  7. */
  8. #include <common.h>
  9. #include <asm/io.h>
  10. #include <asm/fsl_ddr_sdram.h>
  11. #if (CONFIG_CHIP_SELECTS_PER_CTRL > 4)
  12. #error Invalid setting for CONFIG_CHIP_SELECTS_PER_CTRL
  13. #endif
  14. void fsl_ddr_set_memctl_regs(const fsl_ddr_cfg_regs_t *regs,
  15. unsigned int ctrl_num)
  16. {
  17. unsigned int i;
  18. volatile ccsr_ddr_t *ddr;
  19. switch (ctrl_num) {
  20. case 0:
  21. ddr = (void *)CONFIG_SYS_MPC85xx_DDR_ADDR;
  22. break;
  23. case 1:
  24. ddr = (void *)CONFIG_SYS_MPC85xx_DDR2_ADDR;
  25. break;
  26. default:
  27. printf("%s unexpected ctrl_num = %u\n", __FUNCTION__, ctrl_num);
  28. return;
  29. }
  30. for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  31. if (i == 0) {
  32. out_be32(&ddr->cs0_bnds, regs->cs[i].bnds);
  33. out_be32(&ddr->cs0_config, regs->cs[i].config);
  34. out_be32(&ddr->cs0_config_2, regs->cs[i].config_2);
  35. } else if (i == 1) {
  36. out_be32(&ddr->cs1_bnds, regs->cs[i].bnds);
  37. out_be32(&ddr->cs1_config, regs->cs[i].config);
  38. out_be32(&ddr->cs1_config_2, regs->cs[i].config_2);
  39. } else if (i == 2) {
  40. out_be32(&ddr->cs2_bnds, regs->cs[i].bnds);
  41. out_be32(&ddr->cs2_config, regs->cs[i].config);
  42. out_be32(&ddr->cs2_config_2, regs->cs[i].config_2);
  43. } else if (i == 3) {
  44. out_be32(&ddr->cs3_bnds, regs->cs[i].bnds);
  45. out_be32(&ddr->cs3_config, regs->cs[i].config);
  46. out_be32(&ddr->cs3_config_2, regs->cs[i].config_2);
  47. }
  48. }
  49. out_be32(&ddr->timing_cfg_3, regs->timing_cfg_3);
  50. out_be32(&ddr->timing_cfg_0, regs->timing_cfg_0);
  51. out_be32(&ddr->timing_cfg_1, regs->timing_cfg_1);
  52. out_be32(&ddr->timing_cfg_2, regs->timing_cfg_2);
  53. out_be32(&ddr->sdram_cfg_2, regs->ddr_sdram_cfg_2);
  54. out_be32(&ddr->sdram_mode, regs->ddr_sdram_mode);
  55. out_be32(&ddr->sdram_mode_2, regs->ddr_sdram_mode_2);
  56. out_be32(&ddr->sdram_md_cntl, regs->ddr_sdram_md_cntl);
  57. out_be32(&ddr->sdram_interval, regs->ddr_sdram_interval);
  58. out_be32(&ddr->sdram_data_init, regs->ddr_data_init);
  59. out_be32(&ddr->sdram_clk_cntl, regs->ddr_sdram_clk_cntl);
  60. out_be32(&ddr->init_addr, regs->ddr_init_addr);
  61. out_be32(&ddr->init_ext_addr, regs->ddr_init_ext_addr);
  62. out_be32(&ddr->timing_cfg_4, regs->timing_cfg_4);
  63. out_be32(&ddr->timing_cfg_5, regs->timing_cfg_5);
  64. out_be32(&ddr->ddr_zq_cntl, regs->ddr_zq_cntl);
  65. out_be32(&ddr->ddr_wrlvl_cntl, regs->ddr_wrlvl_cntl);
  66. out_be32(&ddr->ddr_pd_cntl, regs->ddr_pd_cntl);
  67. out_be32(&ddr->ddr_sr_cntr, regs->ddr_sr_cntr);
  68. out_be32(&ddr->ddr_sdram_rcw_1, regs->ddr_sdram_rcw_1);
  69. out_be32(&ddr->ddr_sdram_rcw_2, regs->ddr_sdram_rcw_2);
  70. /*
  71. * For 8572 DDR1 erratum - DDR controller may enter illegal state
  72. * when operatiing in 32-bit bus mode with 4-beat bursts,
  73. * This erratum does not affect DDR3 mode, only for DDR2 mode.
  74. */
  75. #ifdef CONFIG_MPC8572
  76. if ((((in_be32(&ddr->sdram_cfg) >> 24) & 0x7) == SDRAM_TYPE_DDR2)
  77. && in_be32(&ddr->sdram_cfg) & 0x80000) {
  78. /* set DEBUG_1[31] */
  79. u32 temp = in_be32(&ddr->debug_1);
  80. out_be32(&ddr->debug_1, temp | 1);
  81. }
  82. #endif
  83. /*
  84. * 200 painful micro-seconds must elapse between
  85. * the DDR clock setup and the DDR config enable.
  86. */
  87. udelay(200);
  88. asm volatile("sync;isync");
  89. out_be32(&ddr->sdram_cfg, regs->ddr_sdram_cfg);
  90. /* Poll DDR_SDRAM_CFG_2[D_INIT] bit until auto-data init is done. */
  91. while (in_be32(&ddr->sdram_cfg_2) & 0x10) {
  92. udelay(10000); /* throttle polling rate */
  93. }
  94. }