start.S 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776
  1. /*
  2. * Copyright (C) 1998 Dan Malek <dmalek@jlc.net>
  3. * Copyright (C) 1999 Magnus Damm <kieraypc01.p.y.kie.era.ericsson.se>
  4. * Copyright (C) 2000 - 2003 Wolfgang Denk <wd@denx.de>
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. /*
  25. * U-Boot - Startup Code for MPC8220 CPUs
  26. */
  27. #include <config.h>
  28. #include <mpc8220.h>
  29. #include <timestamp.h>
  30. #include <version.h>
  31. #define _LINUX_CONFIG_H 1 /* avoid reading Linux autoconf.h file */
  32. #include <ppc_asm.tmpl>
  33. #include <ppc_defs.h>
  34. #include <asm/cache.h>
  35. #include <asm/mmu.h>
  36. #ifndef CONFIG_IDENT_STRING
  37. #define CONFIG_IDENT_STRING ""
  38. #endif
  39. /* We don't want the MMU yet.
  40. */
  41. #undef MSR_KERNEL
  42. /* Floating Point enable, Machine Check and Recoverable Interr. */
  43. #ifdef DEBUG
  44. #define MSR_KERNEL (MSR_FP|MSR_RI)
  45. #else
  46. #define MSR_KERNEL (MSR_FP|MSR_ME|MSR_RI)
  47. #endif
  48. /*
  49. * Set up GOT: Global Offset Table
  50. *
  51. * Use r14 to access the GOT
  52. */
  53. START_GOT
  54. GOT_ENTRY(_GOT2_TABLE_)
  55. GOT_ENTRY(_FIXUP_TABLE_)
  56. GOT_ENTRY(_start)
  57. GOT_ENTRY(_start_of_vectors)
  58. GOT_ENTRY(_end_of_vectors)
  59. GOT_ENTRY(transfer_to_handler)
  60. GOT_ENTRY(__init_end)
  61. GOT_ENTRY(_end)
  62. GOT_ENTRY(__bss_start)
  63. END_GOT
  64. /*
  65. * Version string
  66. */
  67. .data
  68. .globl version_string
  69. version_string:
  70. .ascii U_BOOT_VERSION
  71. .ascii " (", U_BOOT_DATE, " - ", U_BOOT_TIME, ")"
  72. .ascii CONFIG_IDENT_STRING, "\0"
  73. /*
  74. * Exception vectors
  75. */
  76. .text
  77. . = EXC_OFF_SYS_RESET
  78. .globl _start
  79. _start:
  80. li r21, BOOTFLAG_COLD /* Normal Power-On */
  81. nop
  82. b boot_cold
  83. . = EXC_OFF_SYS_RESET + 0x10
  84. .globl _start_warm
  85. _start_warm:
  86. li r21, BOOTFLAG_WARM /* Software reboot */
  87. b boot_warm
  88. boot_cold:
  89. boot_warm:
  90. mfmsr r5 /* save msr contents */
  91. /* replace default MBAR base address from 0x80000000
  92. to 0xf0000000 */
  93. #if defined(CONFIG_SYS_DEFAULT_MBAR) && !defined(CONFIG_SYS_RAMBOOT)
  94. lis r3, CONFIG_SYS_MBAR@h
  95. ori r3, r3, CONFIG_SYS_MBAR@l
  96. /* MBAR is mirrored into the MBAR SPR */
  97. mtspr MBAR,r3
  98. mtspr SPRN_SPRG7W,r3
  99. lis r4, CONFIG_SYS_DEFAULT_MBAR@h
  100. stw r3, 0(r4)
  101. #endif /* CONFIG_SYS_DEFAULT_MBAR */
  102. /* Initialise the MPC8220 processor core */
  103. /*--------------------------------------------------------------*/
  104. bl init_8220_core
  105. /* initialize some things that are hard to access from C */
  106. /*--------------------------------------------------------------*/
  107. /* set up stack in on-chip SRAM */
  108. lis r3, CONFIG_SYS_INIT_RAM_ADDR@h
  109. ori r3, r3, CONFIG_SYS_INIT_RAM_ADDR@l
  110. ori r1, r3, CONFIG_SYS_INIT_SP_OFFSET
  111. li r0, 0 /* Make room for stack frame header and */
  112. stwu r0, -4(r1) /* clear final stack frame so that */
  113. stwu r0, -4(r1) /* stack backtraces terminate cleanly */
  114. /* let the C-code set up the rest */
  115. /* */
  116. /* Be careful to keep code relocatable ! */
  117. /*--------------------------------------------------------------*/
  118. GET_GOT /* initialize GOT access */
  119. /* r3: IMMR */
  120. bl cpu_init_f /* run low-level CPU init code (in Flash)*/
  121. mr r3, r21
  122. /* r3: BOOTFLAG */
  123. bl board_init_f /* run 1st part of board init code (in Flash)*/
  124. /*
  125. * Vector Table
  126. */
  127. .globl _start_of_vectors
  128. _start_of_vectors:
  129. /* Machine check */
  130. STD_EXCEPTION(0x200, MachineCheck, MachineCheckException)
  131. /* Data Storage exception. */
  132. STD_EXCEPTION(0x300, DataStorage, UnknownException)
  133. /* Instruction Storage exception. */
  134. STD_EXCEPTION(0x400, InstStorage, UnknownException)
  135. /* External Interrupt exception. */
  136. STD_EXCEPTION(0x500, ExtInterrupt, external_interrupt)
  137. /* Alignment exception. */
  138. . = 0x600
  139. Alignment:
  140. EXCEPTION_PROLOG(SRR0, SRR1)
  141. mfspr r4,DAR
  142. stw r4,_DAR(r21)
  143. mfspr r5,DSISR
  144. stw r5,_DSISR(r21)
  145. addi r3,r1,STACK_FRAME_OVERHEAD
  146. li r20,MSR_KERNEL
  147. rlwimi r20,r23,0,16,16 /* copy EE bit from saved MSR */
  148. rlwimi r20,r23,0,25,25 /* copy IP bit from saved MSR */
  149. lwz r6,GOT(transfer_to_handler)
  150. mtlr r6
  151. blrl
  152. .L_Alignment:
  153. .long AlignmentException - _start + EXC_OFF_SYS_RESET
  154. .long int_return - _start + EXC_OFF_SYS_RESET
  155. /* Program check exception */
  156. . = 0x700
  157. ProgramCheck:
  158. EXCEPTION_PROLOG(SRR0, SRR1)
  159. addi r3,r1,STACK_FRAME_OVERHEAD
  160. li r20,MSR_KERNEL
  161. rlwimi r20,r23,0,16,16 /* copy EE bit from saved MSR */
  162. rlwimi r20,r23,0,25,25 /* copy IP bit from saved MSR */
  163. lwz r6,GOT(transfer_to_handler)
  164. mtlr r6
  165. blrl
  166. .L_ProgramCheck:
  167. .long ProgramCheckException - _start + EXC_OFF_SYS_RESET
  168. .long int_return - _start + EXC_OFF_SYS_RESET
  169. STD_EXCEPTION(0x800, FPUnavailable, UnknownException)
  170. /* I guess we could implement decrementer, and may have
  171. * to someday for timekeeping.
  172. */
  173. STD_EXCEPTION(0x900, Decrementer, timer_interrupt)
  174. STD_EXCEPTION(0xa00, Trap_0a, UnknownException)
  175. STD_EXCEPTION(0xb00, Trap_0b, UnknownException)
  176. STD_EXCEPTION(0xc00, SystemCall, UnknownException)
  177. STD_EXCEPTION(0xd00, SingleStep, UnknownException)
  178. STD_EXCEPTION(0xe00, Trap_0e, UnknownException)
  179. STD_EXCEPTION(0xf00, Trap_0f, UnknownException)
  180. STD_EXCEPTION(0x1000, InstructionTLBMiss, UnknownException)
  181. STD_EXCEPTION(0x1100, DataLoadTLBMiss, UnknownException)
  182. STD_EXCEPTION(0x1200, DataStoreTLBMiss, UnknownException)
  183. #ifdef DEBUG
  184. . = 0x1300
  185. /*
  186. * This exception occurs when the program counter matches the
  187. * Instruction Address Breakpoint Register (IABR).
  188. *
  189. * I want the cpu to halt if this occurs so I can hunt around
  190. * with the debugger and look at things.
  191. *
  192. * When DEBUG is defined, both machine check enable (in the MSR)
  193. * and checkstop reset enable (in the reset mode register) are
  194. * turned off and so a checkstop condition will result in the cpu
  195. * halting.
  196. *
  197. * I force the cpu into a checkstop condition by putting an illegal
  198. * instruction here (at least this is the theory).
  199. *
  200. * well - that didnt work, so just do an infinite loop!
  201. */
  202. 1: b 1b
  203. #else
  204. STD_EXCEPTION(0x1300, InstructionBreakpoint, DebugException)
  205. #endif
  206. STD_EXCEPTION(0x1400, SMI, UnknownException)
  207. STD_EXCEPTION(0x1500, Trap_15, UnknownException)
  208. STD_EXCEPTION(0x1600, Trap_16, UnknownException)
  209. STD_EXCEPTION(0x1700, Trap_17, UnknownException)
  210. STD_EXCEPTION(0x1800, Trap_18, UnknownException)
  211. STD_EXCEPTION(0x1900, Trap_19, UnknownException)
  212. STD_EXCEPTION(0x1a00, Trap_1a, UnknownException)
  213. STD_EXCEPTION(0x1b00, Trap_1b, UnknownException)
  214. STD_EXCEPTION(0x1c00, Trap_1c, UnknownException)
  215. STD_EXCEPTION(0x1d00, Trap_1d, UnknownException)
  216. STD_EXCEPTION(0x1e00, Trap_1e, UnknownException)
  217. STD_EXCEPTION(0x1f00, Trap_1f, UnknownException)
  218. STD_EXCEPTION(0x2000, Trap_20, UnknownException)
  219. STD_EXCEPTION(0x2100, Trap_21, UnknownException)
  220. STD_EXCEPTION(0x2200, Trap_22, UnknownException)
  221. STD_EXCEPTION(0x2300, Trap_23, UnknownException)
  222. STD_EXCEPTION(0x2400, Trap_24, UnknownException)
  223. STD_EXCEPTION(0x2500, Trap_25, UnknownException)
  224. STD_EXCEPTION(0x2600, Trap_26, UnknownException)
  225. STD_EXCEPTION(0x2700, Trap_27, UnknownException)
  226. STD_EXCEPTION(0x2800, Trap_28, UnknownException)
  227. STD_EXCEPTION(0x2900, Trap_29, UnknownException)
  228. STD_EXCEPTION(0x2a00, Trap_2a, UnknownException)
  229. STD_EXCEPTION(0x2b00, Trap_2b, UnknownException)
  230. STD_EXCEPTION(0x2c00, Trap_2c, UnknownException)
  231. STD_EXCEPTION(0x2d00, Trap_2d, UnknownException)
  232. STD_EXCEPTION(0x2e00, Trap_2e, UnknownException)
  233. STD_EXCEPTION(0x2f00, Trap_2f, UnknownException)
  234. .globl _end_of_vectors
  235. _end_of_vectors:
  236. . = 0x3000
  237. /*
  238. * This code finishes saving the registers to the exception frame
  239. * and jumps to the appropriate handler for the exception.
  240. * Register r21 is pointer into trap frame, r1 has new stack pointer.
  241. */
  242. .globl transfer_to_handler
  243. transfer_to_handler:
  244. stw r22,_NIP(r21)
  245. lis r22,MSR_POW@h
  246. andc r23,r23,r22
  247. stw r23,_MSR(r21)
  248. SAVE_GPR(7, r21)
  249. SAVE_4GPRS(8, r21)
  250. SAVE_8GPRS(12, r21)
  251. SAVE_8GPRS(24, r21)
  252. mflr r23
  253. andi. r24,r23,0x3f00 /* get vector offset */
  254. stw r24,TRAP(r21)
  255. li r22,0
  256. stw r22,RESULT(r21)
  257. lwz r24,0(r23) /* virtual address of handler */
  258. lwz r23,4(r23) /* where to go when done */
  259. mtspr SRR0,r24
  260. mtspr SRR1,r20
  261. mtlr r23
  262. SYNC
  263. rfi /* jump to handler, enable MMU */
  264. int_return:
  265. mfmsr r28 /* Disable interrupts */
  266. li r4,0
  267. ori r4,r4,MSR_EE
  268. andc r28,r28,r4
  269. SYNC /* Some chip revs need this... */
  270. mtmsr r28
  271. SYNC
  272. lwz r2,_CTR(r1)
  273. lwz r0,_LINK(r1)
  274. mtctr r2
  275. mtlr r0
  276. lwz r2,_XER(r1)
  277. lwz r0,_CCR(r1)
  278. mtspr XER,r2
  279. mtcrf 0xFF,r0
  280. REST_10GPRS(3, r1)
  281. REST_10GPRS(13, r1)
  282. REST_8GPRS(23, r1)
  283. REST_GPR(31, r1)
  284. lwz r2,_NIP(r1) /* Restore environment */
  285. lwz r0,_MSR(r1)
  286. mtspr SRR0,r2
  287. mtspr SRR1,r0
  288. lwz r0,GPR0(r1)
  289. lwz r2,GPR2(r1)
  290. lwz r1,GPR1(r1)
  291. SYNC
  292. rfi
  293. /*
  294. * This code initialises the MPC8220 processor core
  295. * (conforms to PowerPC 603e spec)
  296. * Note: expects original MSR contents to be in r5.
  297. */
  298. .globl init_8220_core
  299. init_8220_core:
  300. /* Initialize machine status; enable machine check interrupt */
  301. /*--------------------------------------------------------------*/
  302. li r3, MSR_KERNEL /* Set ME and RI flags */
  303. rlwimi r3, r5, 0, 25, 25 /* preserve IP bit set by HRCW */
  304. #ifdef DEBUG
  305. rlwimi r3, r5, 0, 21, 22 /* debugger might set SE & BE bits */
  306. #endif
  307. SYNC /* Some chip revs need this... */
  308. mtmsr r3
  309. SYNC
  310. mtspr SRR1, r3 /* Make SRR1 match MSR */
  311. /* Initialize the Hardware Implementation-dependent Registers */
  312. /* HID0 also contains cache control */
  313. /*--------------------------------------------------------------*/
  314. lis r3, CONFIG_SYS_HID0_INIT@h
  315. ori r3, r3, CONFIG_SYS_HID0_INIT@l
  316. SYNC
  317. mtspr HID0, r3
  318. lis r3, CONFIG_SYS_HID0_FINAL@h
  319. ori r3, r3, CONFIG_SYS_HID0_FINAL@l
  320. SYNC
  321. mtspr HID0, r3
  322. /* Enable Extra BATs */
  323. mfspr r3, 1011 /* HID2 */
  324. lis r4, 0x0004
  325. ori r4, r4, 0x0000
  326. or r4, r4, r3
  327. mtspr 1011, r4
  328. sync
  329. /* clear all BAT's */
  330. /*--------------------------------------------------------------*/
  331. li r0, 0
  332. mtspr DBAT0U, r0
  333. mtspr DBAT0L, r0
  334. mtspr DBAT1U, r0
  335. mtspr DBAT1L, r0
  336. mtspr DBAT2U, r0
  337. mtspr DBAT2L, r0
  338. mtspr DBAT3U, r0
  339. mtspr DBAT3L, r0
  340. mtspr DBAT4U, r0
  341. mtspr DBAT4L, r0
  342. mtspr DBAT5U, r0
  343. mtspr DBAT5L, r0
  344. mtspr DBAT6U, r0
  345. mtspr DBAT6L, r0
  346. mtspr DBAT7U, r0
  347. mtspr DBAT7L, r0
  348. mtspr IBAT0U, r0
  349. mtspr IBAT0L, r0
  350. mtspr IBAT1U, r0
  351. mtspr IBAT1L, r0
  352. mtspr IBAT2U, r0
  353. mtspr IBAT2L, r0
  354. mtspr IBAT3U, r0
  355. mtspr IBAT3L, r0
  356. mtspr IBAT4U, r0
  357. mtspr IBAT4L, r0
  358. mtspr IBAT5U, r0
  359. mtspr IBAT5L, r0
  360. mtspr IBAT6U, r0
  361. mtspr IBAT6L, r0
  362. mtspr IBAT7U, r0
  363. mtspr IBAT7L, r0
  364. SYNC
  365. /* invalidate all tlb's */
  366. /* */
  367. /* From the 603e User Manual: "The 603e provides the ability to */
  368. /* invalidate a TLB entry. The TLB Invalidate Entry (tlbie) */
  369. /* instruction invalidates the TLB entry indexed by the EA, and */
  370. /* operates on both the instruction and data TLBs simultaneously*/
  371. /* invalidating four TLB entries (both sets in each TLB). The */
  372. /* index corresponds to bits 15-19 of the EA. To invalidate all */
  373. /* entries within both TLBs, 32 tlbie instructions should be */
  374. /* issued, incrementing this field by one each time." */
  375. /* */
  376. /* "Note that the tlbia instruction is not implemented on the */
  377. /* 603e." */
  378. /* */
  379. /* bits 15-19 correspond to addresses 0x00000000 to 0x0001F000 */
  380. /* incrementing by 0x1000 each time. The code below is sort of */
  381. /* based on code in "flush_tlbs" from arch/ppc/kernel/head.S */
  382. /* */
  383. /*--------------------------------------------------------------*/
  384. li r3, 32
  385. mtctr r3
  386. li r3, 0
  387. 1: tlbie r3
  388. addi r3, r3, 0x1000
  389. bdnz 1b
  390. SYNC
  391. /* Done! */
  392. /*--------------------------------------------------------------*/
  393. blr
  394. /* Cache functions.
  395. *
  396. * Note: requires that all cache bits in
  397. * HID0 are in the low half word.
  398. */
  399. .globl icache_enable
  400. icache_enable:
  401. lis r4, 0
  402. ori r4, r4, CONFIG_SYS_HID0_INIT /* set ICE & ICFI bit */
  403. rlwinm r3, r4, 0, 21, 19 /* clear the ICFI bit */
  404. /*
  405. * The setting of the instruction cache enable (ICE) bit must be
  406. * preceded by an isync instruction to prevent the cache from being
  407. * enabled or disabled while an instruction access is in progress.
  408. */
  409. isync
  410. mtspr HID0, r4 /* Enable Instr Cache & Inval cache */
  411. mtspr HID0, r3 /* using 2 consec instructions */
  412. isync
  413. blr
  414. .globl icache_disable
  415. icache_disable:
  416. mfspr r3, HID0
  417. rlwinm r3, r3, 0, 17, 15 /* clear the ICE bit */
  418. mtspr HID0, r3
  419. isync
  420. blr
  421. .globl icache_status
  422. icache_status:
  423. mfspr r3, HID0
  424. rlwinm r3, r3, HID0_ICE_BITPOS + 1, 31, 31
  425. blr
  426. .globl dcache_enable
  427. dcache_enable:
  428. lis r4, 0
  429. ori r4, r4, HID0_DCE|HID0_DCFI /* set DCE & DCFI bit */
  430. rlwinm r3, r4, 0, 22, 20 /* clear the DCFI bit */
  431. /* Enable address translation in MSR bit */
  432. mfmsr r5
  433. ori r5, r5, 0x
  434. /*
  435. * The setting of the instruction cache enable (ICE) bit must be
  436. * preceded by an isync instruction to prevent the cache from being
  437. * enabled or disabled while an instruction access is in progress.
  438. */
  439. isync
  440. mtspr HID0, r4 /* Enable Data Cache & Inval cache*/
  441. mtspr HID0, r3 /* using 2 consec instructions */
  442. isync
  443. blr
  444. .globl dcache_disable
  445. dcache_disable:
  446. mfspr r3, HID0
  447. rlwinm r3, r3, 0, 18, 16 /* clear the DCE bit */
  448. mtspr HID0, r3
  449. isync
  450. blr
  451. .globl dcache_status
  452. dcache_status:
  453. mfspr r3, HID0
  454. rlwinm r3, r3, HID0_DCE_BITPOS + 1, 31, 31
  455. blr
  456. .globl get_pvr
  457. get_pvr:
  458. mfspr r3, PVR
  459. blr
  460. /*------------------------------------------------------------------------------*/
  461. /*
  462. * void relocate_code (addr_sp, gd, addr_moni)
  463. *
  464. * This "function" does not return, instead it continues in RAM
  465. * after relocating the monitor code.
  466. *
  467. * r3 = dest
  468. * r4 = src
  469. * r5 = length in bytes
  470. * r6 = cachelinesize
  471. */
  472. .globl relocate_code
  473. relocate_code:
  474. mr r1, r3 /* Set new stack pointer */
  475. mr r9, r4 /* Save copy of Global Data pointer */
  476. mr r10, r5 /* Save copy of Destination Address */
  477. mr r3, r5 /* Destination Address */
  478. lis r4, CONFIG_SYS_MONITOR_BASE@h /* Source Address */
  479. ori r4, r4, CONFIG_SYS_MONITOR_BASE@l
  480. lwz r5, GOT(__init_end)
  481. sub r5, r5, r4
  482. li r6, CONFIG_SYS_CACHELINE_SIZE /* Cache Line Size */
  483. /*
  484. * Fix GOT pointer:
  485. *
  486. * New GOT-PTR = (old GOT-PTR - CONFIG_SYS_MONITOR_BASE) + Destination Address
  487. *
  488. * Offset:
  489. */
  490. sub r15, r10, r4
  491. /* First our own GOT */
  492. add r14, r14, r15
  493. /* then the one used by the C code */
  494. add r30, r30, r15
  495. /*
  496. * Now relocate code
  497. */
  498. cmplw cr1,r3,r4
  499. addi r0,r5,3
  500. srwi. r0,r0,2
  501. beq cr1,4f /* In place copy is not necessary */
  502. beq 7f /* Protect against 0 count */
  503. mtctr r0
  504. bge cr1,2f
  505. la r8,-4(r4)
  506. la r7,-4(r3)
  507. 1: lwzu r0,4(r8)
  508. stwu r0,4(r7)
  509. bdnz 1b
  510. b 4f
  511. 2: slwi r0,r0,2
  512. add r8,r4,r0
  513. add r7,r3,r0
  514. 3: lwzu r0,-4(r8)
  515. stwu r0,-4(r7)
  516. bdnz 3b
  517. /*
  518. * Now flush the cache: note that we must start from a cache aligned
  519. * address. Otherwise we might miss one cache line.
  520. */
  521. 4: cmpwi r6,0
  522. add r5,r3,r5
  523. beq 7f /* Always flush prefetch queue in any case */
  524. subi r0,r6,1
  525. andc r3,r3,r0
  526. mfspr r7,HID0 /* don't do dcbst if dcache is disabled */
  527. rlwinm r7,r7,HID0_DCE_BITPOS+1,31,31
  528. cmpwi r7,0
  529. beq 9f
  530. mr r4,r3
  531. 5: dcbst 0,r4
  532. add r4,r4,r6
  533. cmplw r4,r5
  534. blt 5b
  535. sync /* Wait for all dcbst to complete on bus */
  536. 9: mfspr r7,HID0 /* don't do icbi if icache is disabled */
  537. rlwinm r7,r7,HID0_ICE_BITPOS+1,31,31
  538. cmpwi r7,0
  539. beq 7f
  540. mr r4,r3
  541. 6: icbi 0,r4
  542. add r4,r4,r6
  543. cmplw r4,r5
  544. blt 6b
  545. 7: sync /* Wait for all icbi to complete on bus */
  546. isync
  547. /*
  548. * We are done. Do not return, instead branch to second part of board
  549. * initialization, now running from RAM.
  550. */
  551. addi r0, r10, in_ram - _start + EXC_OFF_SYS_RESET
  552. mtlr r0
  553. blr
  554. in_ram:
  555. /*
  556. * Relocation Function, r14 point to got2+0x8000
  557. *
  558. * Adjust got2 pointers, no need to check for 0, this code
  559. * already puts a few entries in the table.
  560. */
  561. li r0,__got2_entries@sectoff@l
  562. la r3,GOT(_GOT2_TABLE_)
  563. lwz r11,GOT(_GOT2_TABLE_)
  564. mtctr r0
  565. sub r11,r3,r11
  566. addi r3,r3,-4
  567. 1: lwzu r0,4(r3)
  568. add r0,r0,r11
  569. stw r0,0(r3)
  570. bdnz 1b
  571. /*
  572. * Now adjust the fixups and the pointers to the fixups
  573. * in case we need to move ourselves again.
  574. */
  575. 2: li r0,__fixup_entries@sectoff@l
  576. lwz r3,GOT(_FIXUP_TABLE_)
  577. cmpwi r0,0
  578. mtctr r0
  579. addi r3,r3,-4
  580. beq 4f
  581. 3: lwzu r4,4(r3)
  582. lwzux r0,r4,r11
  583. add r0,r0,r11
  584. stw r10,0(r3)
  585. stw r0,0(r4)
  586. bdnz 3b
  587. 4:
  588. clear_bss:
  589. /*
  590. * Now clear BSS segment
  591. */
  592. lwz r3,GOT(__bss_start)
  593. lwz r4,GOT(_end)
  594. cmplw 0, r3, r4
  595. beq 6f
  596. li r0, 0
  597. 5:
  598. stw r0, 0(r3)
  599. addi r3, r3, 4
  600. cmplw 0, r3, r4
  601. bne 5b
  602. 6:
  603. mr r3, r9 /* Global Data pointer */
  604. mr r4, r10 /* Destination Address */
  605. bl board_init_r
  606. /*
  607. * Copy exception vector code to low memory
  608. *
  609. * r3: dest_addr
  610. * r7: source address, r8: end address, r9: target address
  611. */
  612. .globl trap_init
  613. trap_init:
  614. lwz r7, GOT(_start)
  615. lwz r8, GOT(_end_of_vectors)
  616. li r9, 0x100 /* reset vector always at 0x100 */
  617. cmplw 0, r7, r8
  618. bgelr /* return if r7>=r8 - just in case */
  619. mflr r4 /* save link register */
  620. 1:
  621. lwz r0, 0(r7)
  622. stw r0, 0(r9)
  623. addi r7, r7, 4
  624. addi r9, r9, 4
  625. cmplw 0, r7, r8
  626. bne 1b
  627. /*
  628. * relocate `hdlr' and `int_return' entries
  629. */
  630. li r7, .L_MachineCheck - _start + EXC_OFF_SYS_RESET
  631. li r8, Alignment - _start + EXC_OFF_SYS_RESET
  632. 2:
  633. bl trap_reloc
  634. addi r7, r7, 0x100 /* next exception vector */
  635. cmplw 0, r7, r8
  636. blt 2b
  637. li r7, .L_Alignment - _start + EXC_OFF_SYS_RESET
  638. bl trap_reloc
  639. li r7, .L_ProgramCheck - _start + EXC_OFF_SYS_RESET
  640. bl trap_reloc
  641. li r7, .L_FPUnavailable - _start + EXC_OFF_SYS_RESET
  642. li r8, SystemCall - _start + EXC_OFF_SYS_RESET
  643. 3:
  644. bl trap_reloc
  645. addi r7, r7, 0x100 /* next exception vector */
  646. cmplw 0, r7, r8
  647. blt 3b
  648. li r7, .L_SingleStep - _start + EXC_OFF_SYS_RESET
  649. li r8, _end_of_vectors - _start + EXC_OFF_SYS_RESET
  650. 4:
  651. bl trap_reloc
  652. addi r7, r7, 0x100 /* next exception vector */
  653. cmplw 0, r7, r8
  654. blt 4b
  655. mfmsr r3 /* now that the vectors have */
  656. lis r7, MSR_IP@h /* relocated into low memory */
  657. ori r7, r7, MSR_IP@l /* MSR[IP] can be turned off */
  658. andc r3, r3, r7 /* (if it was on) */
  659. SYNC /* Some chip revs need this... */
  660. mtmsr r3
  661. SYNC
  662. mtlr r4 /* restore link register */
  663. blr
  664. /*
  665. * Function: relocate entries for one exception vector
  666. */
  667. trap_reloc:
  668. lwz r0, 0(r7) /* hdlr ... */
  669. add r0, r0, r3 /* ... += dest_addr */
  670. stw r0, 0(r7)
  671. lwz r0, 4(r7) /* int_return ... */
  672. add r0, r0, r3 /* ... += dest_addr */
  673. stw r0, 4(r7)
  674. blr