start.S 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604
  1. /*
  2. * Copyright (C) 1998 Dan Malek <dmalek@jlc.net>
  3. * Copyright (C) 1999 Magnus Damm <kieraypc01.p.y.kie.era.ericsson.se>
  4. * Copyright (C) 2000, 2001, 2002 Wolfgang Denk <wd@denx.de>
  5. * Copyright (C) 2003 Martin Winistoerfer, martinwinistoerfer@gmx.ch.
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. /*
  26. * File: start.S
  27. *
  28. * Discription: startup code
  29. *
  30. */
  31. #include <config.h>
  32. #include <mpc5xx.h>
  33. #include <timestamp.h>
  34. #include <version.h>
  35. #define CONFIG_5xx 1 /* needed for Linux kernel header files */
  36. #define _LINUX_CONFIG_H 1 /* avoid reading Linux autoconf.h file */
  37. #include <ppc_asm.tmpl>
  38. #include <ppc_defs.h>
  39. #include <linux/config.h>
  40. #include <asm/processor.h>
  41. #ifndef CONFIG_IDENT_STRING
  42. #define CONFIG_IDENT_STRING ""
  43. #endif
  44. /* We don't have a MMU.
  45. */
  46. #undef MSR_KERNEL
  47. #define MSR_KERNEL ( MSR_ME | MSR_RI ) /* Machine Check and Recoverable Interr. */
  48. /*
  49. * Set up GOT: Global Offset Table
  50. *
  51. * Use r14 to access the GOT
  52. */
  53. START_GOT
  54. GOT_ENTRY(_GOT2_TABLE_)
  55. GOT_ENTRY(_FIXUP_TABLE_)
  56. GOT_ENTRY(_start)
  57. GOT_ENTRY(_start_of_vectors)
  58. GOT_ENTRY(_end_of_vectors)
  59. GOT_ENTRY(transfer_to_handler)
  60. GOT_ENTRY(__init_end)
  61. GOT_ENTRY(_end)
  62. GOT_ENTRY(__bss_start)
  63. END_GOT
  64. /*
  65. * r3 - 1st arg to board_init(): IMMP pointer
  66. * r4 - 2nd arg to board_init(): boot flag
  67. */
  68. .text
  69. .long 0x27051956 /* U-Boot Magic Number */
  70. .globl version_string
  71. version_string:
  72. .ascii U_BOOT_VERSION
  73. .ascii " (", U_BOOT_DATE, " - ", U_BOOT_TIME, ")"
  74. .ascii CONFIG_IDENT_STRING, "\0"
  75. . = EXC_OFF_SYS_RESET
  76. .globl _start
  77. _start:
  78. mfspr r3, 638
  79. li r4, CONFIG_SYS_ISB /* Set ISB bit */
  80. or r3, r3, r4
  81. mtspr 638, r3
  82. li r21, BOOTFLAG_COLD /* Normal Power-On: Boot from FLASH */
  83. b boot_cold
  84. . = EXC_OFF_SYS_RESET + 0x20
  85. .globl _start_warm
  86. _start_warm:
  87. li r21, BOOTFLAG_WARM /* Software reboot */
  88. b boot_warm
  89. boot_cold:
  90. boot_warm:
  91. /* Initialize machine status; enable machine check interrupt */
  92. /*----------------------------------------------------------------------*/
  93. li r3, MSR_KERNEL /* Set ME, RI flags */
  94. mtmsr r3
  95. mtspr SRR1, r3 /* Make SRR1 match MSR */
  96. /* Initialize debug port registers */
  97. /*----------------------------------------------------------------------*/
  98. xor r0, r0, r0 /* Clear R0 */
  99. mtspr LCTRL1, r0 /* Initialize debug port regs */
  100. mtspr LCTRL2, r0
  101. mtspr COUNTA, r0
  102. mtspr COUNTB, r0
  103. #if defined(CONFIG_PATI)
  104. /* the external flash access on PATI fails if programming the PLL to 40MHz.
  105. * Copy the PLL programming code to the internal RAM and execute it
  106. *----------------------------------------------------------------------*/
  107. lis r3, CONFIG_SYS_MONITOR_BASE@h
  108. ori r3, r3, CONFIG_SYS_MONITOR_BASE@l
  109. addi r3, r3, pll_prog_code_start - _start + EXC_OFF_SYS_RESET
  110. lis r4, CONFIG_SYS_INIT_RAM_ADDR@h
  111. ori r4, r4, CONFIG_SYS_INIT_RAM_ADDR@l
  112. mtlr r4
  113. addis r5,0,0x0
  114. ori r5,r5,((pll_prog_code_end - pll_prog_code_start) >>2)
  115. mtctr r5
  116. addi r3, r3, -4
  117. addi r4, r4, -4
  118. 0:
  119. lwzu r0,4(r3)
  120. stwu r0,4(r4)
  121. bdnz 0b /* copy loop */
  122. blrl
  123. #endif
  124. /*
  125. * Calculate absolute address in FLASH and jump there
  126. *----------------------------------------------------------------------*/
  127. lis r3, CONFIG_SYS_MONITOR_BASE@h
  128. ori r3, r3, CONFIG_SYS_MONITOR_BASE@l
  129. addi r3, r3, in_flash - _start + EXC_OFF_SYS_RESET
  130. mtlr r3
  131. blr
  132. in_flash:
  133. /* Initialize some SPRs that are hard to access from C */
  134. /*----------------------------------------------------------------------*/
  135. lis r3, CONFIG_SYS_IMMR@h /* Pass IMMR as arg1 to C routine */
  136. lis r2, CONFIG_SYS_INIT_SP_ADDR@h
  137. ori r1, r2, CONFIG_SYS_INIT_SP_ADDR@l /* Set up the stack in internal SRAM */
  138. /* Note: R0 is still 0 here */
  139. stwu r0, -4(r1) /* Clear final stack frame so that */
  140. stwu r0, -4(r1) /* stack backtraces terminate cleanly */
  141. /*
  142. * Disable serialized ifetch and show cycles
  143. * (i.e. set processor to normal mode) for maximum
  144. * performance.
  145. */
  146. li r2, 0x0007
  147. mtspr ICTRL, r2
  148. /* Set up debug mode entry */
  149. lis r2, CONFIG_SYS_DER@h
  150. ori r2, r2, CONFIG_SYS_DER@l
  151. mtspr DER, r2
  152. /* Let the C-code set up the rest */
  153. /* */
  154. /* Be careful to keep code relocatable ! */
  155. /*----------------------------------------------------------------------*/
  156. GET_GOT /* initialize GOT access */
  157. /* r3: IMMR */
  158. bl cpu_init_f /* run low-level CPU init code (from Flash) */
  159. mr r3, r21
  160. /* r3: BOOTFLAG */
  161. bl board_init_f /* run 1st part of board init code (from Flash) */
  162. .globl _start_of_vectors
  163. _start_of_vectors:
  164. /* Machine check */
  165. STD_EXCEPTION(0x200, MachineCheck, MachineCheckException)
  166. /* Data Storage exception. "Never" generated on the 860. */
  167. STD_EXCEPTION(0x300, DataStorage, UnknownException)
  168. /* Instruction Storage exception. "Never" generated on the 860. */
  169. STD_EXCEPTION(0x400, InstStorage, UnknownException)
  170. /* External Interrupt exception. */
  171. STD_EXCEPTION(0x500, ExtInterrupt, external_interrupt)
  172. /* Alignment exception. */
  173. . = 0x600
  174. Alignment:
  175. EXCEPTION_PROLOG(SRR0, SRR1)
  176. mfspr r4,DAR
  177. stw r4,_DAR(r21)
  178. mfspr r5,DSISR
  179. stw r5,_DSISR(r21)
  180. addi r3,r1,STACK_FRAME_OVERHEAD
  181. li r20,MSR_KERNEL
  182. rlwimi r20,r23,0,16,16 /* copy EE bit from saved MSR */
  183. lwz r6,GOT(transfer_to_handler)
  184. mtlr r6
  185. blrl
  186. .L_Alignment:
  187. .long AlignmentException - _start + EXC_OFF_SYS_RESET
  188. .long int_return - _start + EXC_OFF_SYS_RESET
  189. /* Program check exception */
  190. . = 0x700
  191. ProgramCheck:
  192. EXCEPTION_PROLOG(SRR0, SRR1)
  193. addi r3,r1,STACK_FRAME_OVERHEAD
  194. li r20,MSR_KERNEL
  195. rlwimi r20,r23,0,16,16 /* copy EE bit from saved MSR */
  196. lwz r6,GOT(transfer_to_handler)
  197. mtlr r6
  198. blrl
  199. .L_ProgramCheck:
  200. .long ProgramCheckException - _start + EXC_OFF_SYS_RESET
  201. .long int_return - _start + EXC_OFF_SYS_RESET
  202. /* FPU on MPC5xx available. We will use it later.
  203. */
  204. STD_EXCEPTION(0x800, FPUnavailable, UnknownException)
  205. /* I guess we could implement decrementer, and may have
  206. * to someday for timekeeping.
  207. */
  208. STD_EXCEPTION(0x900, Decrementer, timer_interrupt)
  209. STD_EXCEPTION(0xa00, Trap_0a, UnknownException)
  210. STD_EXCEPTION(0xb00, Trap_0b, UnknownException)
  211. STD_EXCEPTION(0xc00, SystemCall, UnknownException)
  212. STD_EXCEPTION(0xd00, SingleStep, UnknownException)
  213. STD_EXCEPTION(0xe00, Trap_0e, UnknownException)
  214. STD_EXCEPTION(0xf00, Trap_0f, UnknownException)
  215. /* On the MPC8xx, this is a software emulation interrupt. It occurs
  216. * for all unimplemented and illegal instructions.
  217. */
  218. STD_EXCEPTION(0x1000, SoftEmu, SoftEmuException)
  219. STD_EXCEPTION(0x1100, InstructionTLBMiss, UnknownException)
  220. STD_EXCEPTION(0x1200, DataTLBMiss, UnknownException)
  221. STD_EXCEPTION(0x1300, InstructionTLBError, UnknownException)
  222. STD_EXCEPTION(0x1400, DataTLBError, UnknownException)
  223. STD_EXCEPTION(0x1500, Reserved5, UnknownException)
  224. STD_EXCEPTION(0x1600, Reserved6, UnknownException)
  225. STD_EXCEPTION(0x1700, Reserved7, UnknownException)
  226. STD_EXCEPTION(0x1800, Reserved8, UnknownException)
  227. STD_EXCEPTION(0x1900, Reserved9, UnknownException)
  228. STD_EXCEPTION(0x1a00, ReservedA, UnknownException)
  229. STD_EXCEPTION(0x1b00, ReservedB, UnknownException)
  230. STD_EXCEPTION(0x1c00, DataBreakpoint, UnknownException)
  231. STD_EXCEPTION(0x1d00, InstructionBreakpoint, DebugException)
  232. STD_EXCEPTION(0x1e00, PeripheralBreakpoint, UnknownException)
  233. STD_EXCEPTION(0x1f00, DevPortBreakpoint, UnknownException)
  234. .globl _end_of_vectors
  235. _end_of_vectors:
  236. . = 0x2000
  237. /*
  238. * This code finishes saving the registers to the exception frame
  239. * and jumps to the appropriate handler for the exception.
  240. * Register r21 is pointer into trap frame, r1 has new stack pointer.
  241. */
  242. .globl transfer_to_handler
  243. transfer_to_handler:
  244. stw r22,_NIP(r21)
  245. lis r22,MSR_POW@h
  246. andc r23,r23,r22
  247. stw r23,_MSR(r21)
  248. SAVE_GPR(7, r21)
  249. SAVE_4GPRS(8, r21)
  250. SAVE_8GPRS(12, r21)
  251. SAVE_8GPRS(24, r21)
  252. mflr r23
  253. andi. r24,r23,0x3f00 /* get vector offset */
  254. stw r24,TRAP(r21)
  255. li r22,0
  256. stw r22,RESULT(r21)
  257. mtspr SPRG2,r22 /* r1 is now kernel sp */
  258. lwz r24,0(r23) /* virtual address of handler */
  259. lwz r23,4(r23) /* where to go when done */
  260. mtspr SRR0,r24
  261. mtspr SRR1,r20
  262. mtlr r23
  263. SYNC
  264. rfi /* jump to handler, enable MMU */
  265. int_return:
  266. mfmsr r28 /* Disable interrupts */
  267. li r4,0
  268. ori r4,r4,MSR_EE
  269. andc r28,r28,r4
  270. SYNC /* Some chip revs need this... */
  271. mtmsr r28
  272. SYNC
  273. lwz r2,_CTR(r1)
  274. lwz r0,_LINK(r1)
  275. mtctr r2
  276. mtlr r0
  277. lwz r2,_XER(r1)
  278. lwz r0,_CCR(r1)
  279. mtspr XER,r2
  280. mtcrf 0xFF,r0
  281. REST_10GPRS(3, r1)
  282. REST_10GPRS(13, r1)
  283. REST_8GPRS(23, r1)
  284. REST_GPR(31, r1)
  285. lwz r2,_NIP(r1) /* Restore environment */
  286. lwz r0,_MSR(r1)
  287. mtspr SRR0,r2
  288. mtspr SRR1,r0
  289. lwz r0,GPR0(r1)
  290. lwz r2,GPR2(r1)
  291. lwz r1,GPR1(r1)
  292. SYNC
  293. rfi
  294. /*
  295. * unsigned int get_immr (unsigned int mask)
  296. *
  297. * return (mask ? (IMMR & mask) : IMMR);
  298. */
  299. .globl get_immr
  300. get_immr:
  301. mr r4,r3 /* save mask */
  302. mfspr r3, IMMR /* IMMR */
  303. cmpwi 0,r4,0 /* mask != 0 ? */
  304. beq 4f
  305. and r3,r3,r4 /* IMMR & mask */
  306. 4:
  307. blr
  308. .globl get_pvr
  309. get_pvr:
  310. mfspr r3, PVR
  311. blr
  312. /*------------------------------------------------------------------------------*/
  313. /*
  314. * void relocate_code (addr_sp, gd, addr_moni)
  315. *
  316. * This "function" does not return, instead it continues in RAM
  317. * after relocating the monitor code.
  318. *
  319. * r3 = dest
  320. * r4 = src
  321. * r5 = length in bytes
  322. * r6 = cachelinesize
  323. */
  324. .globl relocate_code
  325. relocate_code:
  326. mr r1, r3 /* Set new stack pointer in SRAM */
  327. mr r9, r4 /* Save copy of global data pointer in SRAM */
  328. mr r10, r5 /* Save copy of monitor destination Address in SRAM */
  329. mr r3, r5 /* Destination Address */
  330. lis r4, CONFIG_SYS_MONITOR_BASE@h /* Source Address */
  331. ori r4, r4, CONFIG_SYS_MONITOR_BASE@l
  332. lwz r5, GOT(__init_end)
  333. sub r5, r5, r4
  334. /*
  335. * Fix GOT pointer:
  336. *
  337. * New GOT-PTR = (old GOT-PTR - CONFIG_SYS_MONITOR_BASE) + Destination Address
  338. *
  339. * Offset:
  340. */
  341. sub r15, r10, r4
  342. /* First our own GOT */
  343. add r14, r14, r15
  344. /* the the one used by the C code */
  345. add r30, r30, r15
  346. /*
  347. * Now relocate code
  348. */
  349. cmplw cr1,r3,r4
  350. addi r0,r5,3
  351. srwi. r0,r0,2
  352. beq cr1,4f /* In place copy is not necessary */
  353. beq 4f /* Protect against 0 count */
  354. mtctr r0
  355. bge cr1,2f
  356. la r8,-4(r4)
  357. la r7,-4(r3)
  358. 1: lwzu r0,4(r8)
  359. stwu r0,4(r7)
  360. bdnz 1b
  361. b 4f
  362. 2: slwi r0,r0,2
  363. add r8,r4,r0
  364. add r7,r3,r0
  365. 3: lwzu r0,-4(r8)
  366. stwu r0,-4(r7)
  367. bdnz 3b
  368. 4: sync
  369. isync
  370. /*
  371. * We are done. Do not return, instead branch to second part of board
  372. * initialization, now running from RAM.
  373. */
  374. addi r0, r10, in_ram - _start + EXC_OFF_SYS_RESET
  375. mtlr r0
  376. blr
  377. in_ram:
  378. /*
  379. * Relocation Function, r14 point to got2+0x8000
  380. *
  381. * Adjust got2 pointers, no need to check for 0, this code
  382. * already puts a few entries in the table.
  383. */
  384. li r0,__got2_entries@sectoff@l
  385. la r3,GOT(_GOT2_TABLE_)
  386. lwz r11,GOT(_GOT2_TABLE_)
  387. mtctr r0
  388. sub r11,r3,r11
  389. addi r3,r3,-4
  390. 1: lwzu r0,4(r3)
  391. add r0,r0,r11
  392. stw r0,0(r3)
  393. bdnz 1b
  394. /*
  395. * Now adjust the fixups and the pointers to the fixups
  396. * in case we need to move ourselves again.
  397. */
  398. 2: li r0,__fixup_entries@sectoff@l
  399. lwz r3,GOT(_FIXUP_TABLE_)
  400. cmpwi r0,0
  401. mtctr r0
  402. addi r3,r3,-4
  403. beq 4f
  404. 3: lwzu r4,4(r3)
  405. lwzux r0,r4,r11
  406. add r0,r0,r11
  407. stw r10,0(r3)
  408. stw r0,0(r4)
  409. bdnz 3b
  410. 4:
  411. clear_bss:
  412. /*
  413. * Now clear BSS segment
  414. */
  415. lwz r3,GOT(__bss_start)
  416. lwz r4,GOT(_end)
  417. cmplw 0, r3, r4
  418. beq 6f
  419. li r0, 0
  420. 5:
  421. stw r0, 0(r3)
  422. addi r3, r3, 4
  423. cmplw 0, r3, r4
  424. bne 5b
  425. 6:
  426. mr r3, r9 /* Global Data pointer */
  427. mr r4, r10 /* Destination Address */
  428. bl board_init_r
  429. /*
  430. * Copy exception vector code to low memory
  431. *
  432. * r3: dest_addr
  433. * r7: source address, r8: end address, r9: target address
  434. */
  435. .globl trap_init
  436. trap_init:
  437. lwz r7, GOT(_start)
  438. lwz r8, GOT(_end_of_vectors)
  439. li r9, 0x100 /* reset vector always at 0x100 */
  440. cmplw 0, r7, r8
  441. bgelr /* return if r7>=r8 - just in case */
  442. mflr r4 /* save link register */
  443. 1:
  444. lwz r0, 0(r7)
  445. stw r0, 0(r9)
  446. addi r7, r7, 4
  447. addi r9, r9, 4
  448. cmplw 0, r7, r8
  449. bne 1b
  450. /*
  451. * relocate `hdlr' and `int_return' entries
  452. */
  453. li r7, .L_MachineCheck - _start + EXC_OFF_SYS_RESET
  454. li r8, Alignment - _start + EXC_OFF_SYS_RESET
  455. 2:
  456. bl trap_reloc
  457. addi r7, r7, 0x100 /* next exception vector */
  458. cmplw 0, r7, r8
  459. blt 2b
  460. li r7, .L_Alignment - _start + EXC_OFF_SYS_RESET
  461. bl trap_reloc
  462. li r7, .L_ProgramCheck - _start + EXC_OFF_SYS_RESET
  463. bl trap_reloc
  464. li r7, .L_FPUnavailable - _start + EXC_OFF_SYS_RESET
  465. li r8, SystemCall - _start + EXC_OFF_SYS_RESET
  466. 3:
  467. bl trap_reloc
  468. addi r7, r7, 0x100 /* next exception vector */
  469. cmplw 0, r7, r8
  470. blt 3b
  471. li r7, .L_SingleStep - _start + EXC_OFF_SYS_RESET
  472. li r8, _end_of_vectors - _start + EXC_OFF_SYS_RESET
  473. 4:
  474. bl trap_reloc
  475. addi r7, r7, 0x100 /* next exception vector */
  476. cmplw 0, r7, r8
  477. blt 4b
  478. mtlr r4 /* restore link register */
  479. blr
  480. /*
  481. * Function: relocate entries for one exception vector
  482. */
  483. trap_reloc:
  484. lwz r0, 0(r7) /* hdlr ... */
  485. add r0, r0, r3 /* ... += dest_addr */
  486. stw r0, 0(r7)
  487. lwz r0, 4(r7) /* int_return ... */
  488. add r0, r0, r3 /* ... += dest_addr */
  489. stw r0, 4(r7)
  490. sync
  491. isync
  492. blr
  493. #if defined(CONFIG_PATI)
  494. /* Program the PLL */
  495. pll_prog_code_start:
  496. lis r4, (CONFIG_SYS_IMMR + 0x002fc384)@h
  497. ori r4, r4, (CONFIG_SYS_IMMR + 0x002fc384)@l
  498. lis r3, (0x55ccaa33)@h
  499. ori r3, r3, (0x55ccaa33)@l
  500. stw r3, 0(r4)
  501. lis r4, (CONFIG_SYS_IMMR + 0x002fc284)@h
  502. ori r4, r4, (CONFIG_SYS_IMMR + 0x002fc284)@l
  503. lis r3, CONFIG_SYS_PLPRCR@h
  504. ori r3, r3, CONFIG_SYS_PLPRCR@l
  505. stw r3, 0(r4)
  506. addis r3,0,0x0
  507. ori r3,r3,0xA000
  508. mtctr r3
  509. ..spinlp:
  510. bdnz ..spinlp /* spin loop */
  511. blr
  512. pll_prog_code_end:
  513. nop
  514. blr
  515. #endif