start.S 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901
  1. /*
  2. * Copyright (C) 1998 Dan Malek <dmalek@jlc.net>
  3. * Copyright (C) 1999 Magnus Damm <kieraypc01.p.y.kie.era.ericsson.se>
  4. * Copyright (C) 2000,2001,2002 Wolfgang Denk <wd@denx.de>
  5. * Copyright (C) 2001 Josh Huber <huber@mclx.com>
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. /* U-Boot - Startup Code for PowerPC based Embedded Boards
  26. *
  27. *
  28. * The processor starts at 0xfff00100 and the code is executed
  29. * from flash. The code is organized to be at an other address
  30. * in memory, but as long we don't jump around before relocating.
  31. * board_init lies at a quite high address and when the cpu has
  32. * jumped there, everything is ok.
  33. */
  34. #include <config.h>
  35. #include <74xx_7xx.h>
  36. #include <timestamp.h>
  37. #include <version.h>
  38. #include <ppc_asm.tmpl>
  39. #include <ppc_defs.h>
  40. #include <asm/cache.h>
  41. #include <asm/mmu.h>
  42. #if !defined(CONFIG_DB64360) && \
  43. !defined(CONFIG_DB64460) && \
  44. !defined(CONFIG_CPCI750) && \
  45. !defined(CONFIG_P3Mx)
  46. #include <galileo/gt64260R.h>
  47. #endif
  48. #ifndef CONFIG_IDENT_STRING
  49. #define CONFIG_IDENT_STRING ""
  50. #endif
  51. /* We don't want the MMU yet.
  52. */
  53. #undef MSR_KERNEL
  54. /* Machine Check and Recoverable Interr. */
  55. #define MSR_KERNEL ( MSR_ME | MSR_RI )
  56. /*
  57. * Set up GOT: Global Offset Table
  58. *
  59. * Use r14 to access the GOT
  60. */
  61. START_GOT
  62. GOT_ENTRY(_GOT2_TABLE_)
  63. GOT_ENTRY(_FIXUP_TABLE_)
  64. GOT_ENTRY(_start)
  65. GOT_ENTRY(_start_of_vectors)
  66. GOT_ENTRY(_end_of_vectors)
  67. GOT_ENTRY(transfer_to_handler)
  68. GOT_ENTRY(__init_end)
  69. GOT_ENTRY(_end)
  70. GOT_ENTRY(__bss_start)
  71. END_GOT
  72. /*
  73. * r3 - 1st arg to board_init(): IMMP pointer
  74. * r4 - 2nd arg to board_init(): boot flag
  75. */
  76. .text
  77. .long 0x27051956 /* U-Boot Magic Number */
  78. .globl version_string
  79. version_string:
  80. .ascii U_BOOT_VERSION
  81. .ascii " (", U_BOOT_DATE, " - ", U_BOOT_TIME, ")"
  82. .ascii CONFIG_IDENT_STRING, "\0"
  83. . = EXC_OFF_SYS_RESET
  84. .globl _start
  85. _start:
  86. li r21, BOOTFLAG_COLD /* Normal Power-On: Boot from FLASH */
  87. b boot_cold
  88. sync
  89. . = EXC_OFF_SYS_RESET + 0x10
  90. .globl _start_warm
  91. _start_warm:
  92. li r21, BOOTFLAG_WARM /* Software reboot */
  93. b boot_warm
  94. sync
  95. /* the boot code is located below the exception table */
  96. .globl _start_of_vectors
  97. _start_of_vectors:
  98. /* Machine check */
  99. STD_EXCEPTION(0x200, MachineCheck, MachineCheckException)
  100. /* Data Storage exception. "Never" generated on the 860. */
  101. STD_EXCEPTION(0x300, DataStorage, UnknownException)
  102. /* Instruction Storage exception. "Never" generated on the 860. */
  103. STD_EXCEPTION(0x400, InstStorage, UnknownException)
  104. /* External Interrupt exception. */
  105. STD_EXCEPTION(0x500, ExtInterrupt, external_interrupt)
  106. /* Alignment exception. */
  107. . = 0x600
  108. Alignment:
  109. EXCEPTION_PROLOG(SRR0, SRR1)
  110. mfspr r4,DAR
  111. stw r4,_DAR(r21)
  112. mfspr r5,DSISR
  113. stw r5,_DSISR(r21)
  114. addi r3,r1,STACK_FRAME_OVERHEAD
  115. li r20,MSR_KERNEL
  116. rlwimi r20,r23,0,16,16 /* copy EE bit from saved MSR */
  117. lwz r6,GOT(transfer_to_handler)
  118. mtlr r6
  119. blrl
  120. .L_Alignment:
  121. .long AlignmentException - _start + EXC_OFF_SYS_RESET
  122. .long int_return - _start + EXC_OFF_SYS_RESET
  123. /* Program check exception */
  124. . = 0x700
  125. ProgramCheck:
  126. EXCEPTION_PROLOG(SRR0, SRR1)
  127. addi r3,r1,STACK_FRAME_OVERHEAD
  128. li r20,MSR_KERNEL
  129. rlwimi r20,r23,0,16,16 /* copy EE bit from saved MSR */
  130. lwz r6,GOT(transfer_to_handler)
  131. mtlr r6
  132. blrl
  133. .L_ProgramCheck:
  134. .long ProgramCheckException - _start + EXC_OFF_SYS_RESET
  135. .long int_return - _start + EXC_OFF_SYS_RESET
  136. /* No FPU on MPC8xx. This exception is not supposed to happen.
  137. */
  138. STD_EXCEPTION(0x800, FPUnavailable, UnknownException)
  139. /* I guess we could implement decrementer, and may have
  140. * to someday for timekeeping.
  141. */
  142. STD_EXCEPTION(0x900, Decrementer, timer_interrupt)
  143. STD_EXCEPTION(0xa00, Trap_0a, UnknownException)
  144. STD_EXCEPTION(0xb00, Trap_0b, UnknownException)
  145. STD_EXCEPTION(0xc00, SystemCall, UnknownException)
  146. STD_EXCEPTION(0xd00, SingleStep, UnknownException)
  147. STD_EXCEPTION(0xe00, Trap_0e, UnknownException)
  148. STD_EXCEPTION(0xf00, Trap_0f, UnknownException)
  149. /*
  150. * On the MPC8xx, this is a software emulation interrupt. It
  151. * occurs for all unimplemented and illegal instructions.
  152. */
  153. STD_EXCEPTION(0x1000, SoftEmu, SoftEmuException)
  154. STD_EXCEPTION(0x1100, InstructionTLBMiss, UnknownException)
  155. STD_EXCEPTION(0x1200, DataTLBMiss, UnknownException)
  156. STD_EXCEPTION(0x1300, InstructionTLBError, UnknownException)
  157. STD_EXCEPTION(0x1400, DataTLBError, UnknownException)
  158. STD_EXCEPTION(0x1500, Reserved5, UnknownException)
  159. STD_EXCEPTION(0x1600, Reserved6, UnknownException)
  160. STD_EXCEPTION(0x1700, Reserved7, UnknownException)
  161. STD_EXCEPTION(0x1800, Reserved8, UnknownException)
  162. STD_EXCEPTION(0x1900, Reserved9, UnknownException)
  163. STD_EXCEPTION(0x1a00, ReservedA, UnknownException)
  164. STD_EXCEPTION(0x1b00, ReservedB, UnknownException)
  165. STD_EXCEPTION(0x1c00, DataBreakpoint, UnknownException)
  166. STD_EXCEPTION(0x1d00, InstructionBreakpoint, UnknownException)
  167. STD_EXCEPTION(0x1e00, PeripheralBreakpoint, UnknownException)
  168. STD_EXCEPTION(0x1f00, DevPortBreakpoint, UnknownException)
  169. .globl _end_of_vectors
  170. _end_of_vectors:
  171. . = 0x2000
  172. boot_cold:
  173. boot_warm:
  174. /* disable everything */
  175. li r0, 0
  176. mtspr HID0, r0
  177. sync
  178. mtmsr 0
  179. bl invalidate_bats
  180. sync
  181. #ifdef CONFIG_SYS_L2
  182. /* init the L2 cache */
  183. addis r3, r0, L2_INIT@h
  184. ori r3, r3, L2_INIT@l
  185. sync
  186. mtspr l2cr, r3
  187. #endif
  188. #if defined(CONFIG_ALTIVEC) && defined(CONFIG_74xx)
  189. .long 0x7e00066c
  190. /*
  191. * dssall instruction, gas doesn't have it yet
  192. * ...for altivec, data stream stop all this probably
  193. * isn't needed unless we warm (software) reboot U-Boot
  194. */
  195. #endif
  196. #ifdef CONFIG_SYS_L2
  197. /* invalidate the L2 cache */
  198. bl l2cache_invalidate
  199. sync
  200. #endif
  201. #ifdef CONFIG_SYS_BOARD_ASM_INIT
  202. /* do early init */
  203. bl board_asm_init
  204. #endif
  205. /*
  206. * Calculate absolute address in FLASH and jump there
  207. *------------------------------------------------------*/
  208. lis r3, CONFIG_SYS_MONITOR_BASE@h
  209. ori r3, r3, CONFIG_SYS_MONITOR_BASE@l
  210. addi r3, r3, in_flash - _start + EXC_OFF_SYS_RESET
  211. mtlr r3
  212. blr
  213. in_flash:
  214. /* let the C-code set up the rest */
  215. /* */
  216. /* Be careful to keep code relocatable ! */
  217. /*------------------------------------------------------*/
  218. /* perform low-level init */
  219. /* sdram init, galileo init, etc */
  220. /* r3: NHR bit from HID0 */
  221. /* setup the bats */
  222. bl setup_bats
  223. sync
  224. /*
  225. * Cache must be enabled here for stack-in-cache trick.
  226. * This means we need to enable the BATS.
  227. * This means:
  228. * 1) for the EVB, original gt regs need to be mapped
  229. * 2) need to have an IBAT for the 0xf region,
  230. * we are running there!
  231. * Cache should be turned on after BATs, since by default
  232. * everything is write-through.
  233. * The init-mem BAT can be reused after reloc. The old
  234. * gt-regs BAT can be reused after board_init_f calls
  235. * board_early_init_f (EVB only).
  236. */
  237. #if !defined(CONFIG_BAB7xx) && !defined(CONFIG_ELPPC) && !defined(CONFIG_P3Mx)
  238. /* enable address translation */
  239. bl enable_addr_trans
  240. sync
  241. /* enable and invalidate the data cache */
  242. bl l1dcache_enable
  243. sync
  244. #endif
  245. #ifdef CONFIG_SYS_INIT_RAM_LOCK
  246. bl lock_ram_in_cache
  247. sync
  248. #endif
  249. /* set up the stack pointer in our newly created
  250. * cache-ram (r1) */
  251. lis r1, (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_GBL_DATA_OFFSET)@h
  252. ori r1, r1, (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_GBL_DATA_OFFSET)@l
  253. li r0, 0 /* Make room for stack frame header and */
  254. stwu r0, -4(r1) /* clear final stack frame so that */
  255. stwu r0, -4(r1) /* stack backtraces terminate cleanly */
  256. GET_GOT /* initialize GOT access */
  257. /* run low-level CPU init code (from Flash) */
  258. bl cpu_init_f
  259. sync
  260. mr r3, r21
  261. /* r3: BOOTFLAG */
  262. /* run 1st part of board init code (from Flash) */
  263. bl board_init_f
  264. sync
  265. /* NOTREACHED */
  266. .globl invalidate_bats
  267. invalidate_bats:
  268. /* invalidate BATs */
  269. mtspr IBAT0U, r0
  270. mtspr IBAT1U, r0
  271. mtspr IBAT2U, r0
  272. mtspr IBAT3U, r0
  273. #ifdef CONFIG_HIGH_BATS
  274. mtspr IBAT4U, r0
  275. mtspr IBAT5U, r0
  276. mtspr IBAT6U, r0
  277. mtspr IBAT7U, r0
  278. #endif
  279. isync
  280. mtspr DBAT0U, r0
  281. mtspr DBAT1U, r0
  282. mtspr DBAT2U, r0
  283. mtspr DBAT3U, r0
  284. #ifdef CONFIG_HIGH_BATS
  285. mtspr DBAT4U, r0
  286. mtspr DBAT5U, r0
  287. mtspr DBAT6U, r0
  288. mtspr DBAT7U, r0
  289. #endif
  290. isync
  291. sync
  292. blr
  293. /* setup_bats - set them up to some initial state */
  294. .globl setup_bats
  295. setup_bats:
  296. addis r0, r0, 0x0000
  297. /* IBAT 0 */
  298. addis r4, r0, CONFIG_SYS_IBAT0L@h
  299. ori r4, r4, CONFIG_SYS_IBAT0L@l
  300. addis r3, r0, CONFIG_SYS_IBAT0U@h
  301. ori r3, r3, CONFIG_SYS_IBAT0U@l
  302. mtspr IBAT0L, r4
  303. mtspr IBAT0U, r3
  304. isync
  305. /* DBAT 0 */
  306. addis r4, r0, CONFIG_SYS_DBAT0L@h
  307. ori r4, r4, CONFIG_SYS_DBAT0L@l
  308. addis r3, r0, CONFIG_SYS_DBAT0U@h
  309. ori r3, r3, CONFIG_SYS_DBAT0U@l
  310. mtspr DBAT0L, r4
  311. mtspr DBAT0U, r3
  312. isync
  313. /* IBAT 1 */
  314. addis r4, r0, CONFIG_SYS_IBAT1L@h
  315. ori r4, r4, CONFIG_SYS_IBAT1L@l
  316. addis r3, r0, CONFIG_SYS_IBAT1U@h
  317. ori r3, r3, CONFIG_SYS_IBAT1U@l
  318. mtspr IBAT1L, r4
  319. mtspr IBAT1U, r3
  320. isync
  321. /* DBAT 1 */
  322. addis r4, r0, CONFIG_SYS_DBAT1L@h
  323. ori r4, r4, CONFIG_SYS_DBAT1L@l
  324. addis r3, r0, CONFIG_SYS_DBAT1U@h
  325. ori r3, r3, CONFIG_SYS_DBAT1U@l
  326. mtspr DBAT1L, r4
  327. mtspr DBAT1U, r3
  328. isync
  329. /* IBAT 2 */
  330. addis r4, r0, CONFIG_SYS_IBAT2L@h
  331. ori r4, r4, CONFIG_SYS_IBAT2L@l
  332. addis r3, r0, CONFIG_SYS_IBAT2U@h
  333. ori r3, r3, CONFIG_SYS_IBAT2U@l
  334. mtspr IBAT2L, r4
  335. mtspr IBAT2U, r3
  336. isync
  337. /* DBAT 2 */
  338. addis r4, r0, CONFIG_SYS_DBAT2L@h
  339. ori r4, r4, CONFIG_SYS_DBAT2L@l
  340. addis r3, r0, CONFIG_SYS_DBAT2U@h
  341. ori r3, r3, CONFIG_SYS_DBAT2U@l
  342. mtspr DBAT2L, r4
  343. mtspr DBAT2U, r3
  344. isync
  345. /* IBAT 3 */
  346. addis r4, r0, CONFIG_SYS_IBAT3L@h
  347. ori r4, r4, CONFIG_SYS_IBAT3L@l
  348. addis r3, r0, CONFIG_SYS_IBAT3U@h
  349. ori r3, r3, CONFIG_SYS_IBAT3U@l
  350. mtspr IBAT3L, r4
  351. mtspr IBAT3U, r3
  352. isync
  353. /* DBAT 3 */
  354. addis r4, r0, CONFIG_SYS_DBAT3L@h
  355. ori r4, r4, CONFIG_SYS_DBAT3L@l
  356. addis r3, r0, CONFIG_SYS_DBAT3U@h
  357. ori r3, r3, CONFIG_SYS_DBAT3U@l
  358. mtspr DBAT3L, r4
  359. mtspr DBAT3U, r3
  360. isync
  361. #ifdef CONFIG_HIGH_BATS
  362. /* IBAT 4 */
  363. addis r4, r0, CONFIG_SYS_IBAT4L@h
  364. ori r4, r4, CONFIG_SYS_IBAT4L@l
  365. addis r3, r0, CONFIG_SYS_IBAT4U@h
  366. ori r3, r3, CONFIG_SYS_IBAT4U@l
  367. mtspr IBAT4L, r4
  368. mtspr IBAT4U, r3
  369. isync
  370. /* DBAT 4 */
  371. addis r4, r0, CONFIG_SYS_DBAT4L@h
  372. ori r4, r4, CONFIG_SYS_DBAT4L@l
  373. addis r3, r0, CONFIG_SYS_DBAT4U@h
  374. ori r3, r3, CONFIG_SYS_DBAT4U@l
  375. mtspr DBAT4L, r4
  376. mtspr DBAT4U, r3
  377. isync
  378. /* IBAT 5 */
  379. addis r4, r0, CONFIG_SYS_IBAT5L@h
  380. ori r4, r4, CONFIG_SYS_IBAT5L@l
  381. addis r3, r0, CONFIG_SYS_IBAT5U@h
  382. ori r3, r3, CONFIG_SYS_IBAT5U@l
  383. mtspr IBAT5L, r4
  384. mtspr IBAT5U, r3
  385. isync
  386. /* DBAT 5 */
  387. addis r4, r0, CONFIG_SYS_DBAT5L@h
  388. ori r4, r4, CONFIG_SYS_DBAT5L@l
  389. addis r3, r0, CONFIG_SYS_DBAT5U@h
  390. ori r3, r3, CONFIG_SYS_DBAT5U@l
  391. mtspr DBAT5L, r4
  392. mtspr DBAT5U, r3
  393. isync
  394. /* IBAT 6 */
  395. addis r4, r0, CONFIG_SYS_IBAT6L@h
  396. ori r4, r4, CONFIG_SYS_IBAT6L@l
  397. addis r3, r0, CONFIG_SYS_IBAT6U@h
  398. ori r3, r3, CONFIG_SYS_IBAT6U@l
  399. mtspr IBAT6L, r4
  400. mtspr IBAT6U, r3
  401. isync
  402. /* DBAT 6 */
  403. addis r4, r0, CONFIG_SYS_DBAT6L@h
  404. ori r4, r4, CONFIG_SYS_DBAT6L@l
  405. addis r3, r0, CONFIG_SYS_DBAT6U@h
  406. ori r3, r3, CONFIG_SYS_DBAT6U@l
  407. mtspr DBAT6L, r4
  408. mtspr DBAT6U, r3
  409. isync
  410. /* IBAT 7 */
  411. addis r4, r0, CONFIG_SYS_IBAT7L@h
  412. ori r4, r4, CONFIG_SYS_IBAT7L@l
  413. addis r3, r0, CONFIG_SYS_IBAT7U@h
  414. ori r3, r3, CONFIG_SYS_IBAT7U@l
  415. mtspr IBAT7L, r4
  416. mtspr IBAT7U, r3
  417. isync
  418. /* DBAT 7 */
  419. addis r4, r0, CONFIG_SYS_DBAT7L@h
  420. ori r4, r4, CONFIG_SYS_DBAT7L@l
  421. addis r3, r0, CONFIG_SYS_DBAT7U@h
  422. ori r3, r3, CONFIG_SYS_DBAT7U@l
  423. mtspr DBAT7L, r4
  424. mtspr DBAT7U, r3
  425. isync
  426. #endif
  427. /* bats are done, now invalidate the TLBs */
  428. addis r3, 0, 0x0000
  429. addis r5, 0, 0x4 /* upper bound of 0x00040000 for 7400/750 */
  430. isync
  431. tlblp:
  432. tlbie r3
  433. sync
  434. addi r3, r3, 0x1000
  435. cmp 0, 0, r3, r5
  436. blt tlblp
  437. blr
  438. .globl enable_addr_trans
  439. enable_addr_trans:
  440. /* enable address translation */
  441. mfmsr r5
  442. ori r5, r5, (MSR_IR | MSR_DR)
  443. mtmsr r5
  444. isync
  445. blr
  446. .globl disable_addr_trans
  447. disable_addr_trans:
  448. /* disable address translation */
  449. mflr r4
  450. mfmsr r3
  451. andi. r0, r3, (MSR_IR | MSR_DR)
  452. beqlr
  453. andc r3, r3, r0
  454. mtspr SRR0, r4
  455. mtspr SRR1, r3
  456. rfi
  457. /*
  458. * This code finishes saving the registers to the exception frame
  459. * and jumps to the appropriate handler for the exception.
  460. * Register r21 is pointer into trap frame, r1 has new stack pointer.
  461. */
  462. .globl transfer_to_handler
  463. transfer_to_handler:
  464. stw r22,_NIP(r21)
  465. lis r22,MSR_POW@h
  466. andc r23,r23,r22
  467. stw r23,_MSR(r21)
  468. SAVE_GPR(7, r21)
  469. SAVE_4GPRS(8, r21)
  470. SAVE_8GPRS(12, r21)
  471. SAVE_8GPRS(24, r21)
  472. mflr r23
  473. andi. r24,r23,0x3f00 /* get vector offset */
  474. stw r24,TRAP(r21)
  475. li r22,0
  476. stw r22,RESULT(r21)
  477. mtspr SPRG2,r22 /* r1 is now kernel sp */
  478. lwz r24,0(r23) /* virtual address of handler */
  479. lwz r23,4(r23) /* where to go when done */
  480. mtspr SRR0,r24
  481. mtspr SRR1,r20
  482. mtlr r23
  483. SYNC
  484. rfi /* jump to handler, enable MMU */
  485. int_return:
  486. mfmsr r28 /* Disable interrupts */
  487. li r4,0
  488. ori r4,r4,MSR_EE
  489. andc r28,r28,r4
  490. SYNC /* Some chip revs need this... */
  491. mtmsr r28
  492. SYNC
  493. lwz r2,_CTR(r1)
  494. lwz r0,_LINK(r1)
  495. mtctr r2
  496. mtlr r0
  497. lwz r2,_XER(r1)
  498. lwz r0,_CCR(r1)
  499. mtspr XER,r2
  500. mtcrf 0xFF,r0
  501. REST_10GPRS(3, r1)
  502. REST_10GPRS(13, r1)
  503. REST_8GPRS(23, r1)
  504. REST_GPR(31, r1)
  505. lwz r2,_NIP(r1) /* Restore environment */
  506. lwz r0,_MSR(r1)
  507. mtspr SRR0,r2
  508. mtspr SRR1,r0
  509. lwz r0,GPR0(r1)
  510. lwz r2,GPR2(r1)
  511. lwz r1,GPR1(r1)
  512. SYNC
  513. rfi
  514. .globl dc_read
  515. dc_read:
  516. blr
  517. .globl get_pvr
  518. get_pvr:
  519. mfspr r3, PVR
  520. blr
  521. /*-----------------------------------------------------------------------*/
  522. /*
  523. * void relocate_code (addr_sp, gd, addr_moni)
  524. *
  525. * This "function" does not return, instead it continues in RAM
  526. * after relocating the monitor code.
  527. *
  528. * r3 = dest
  529. * r4 = src
  530. * r5 = length in bytes
  531. * r6 = cachelinesize
  532. */
  533. .globl relocate_code
  534. relocate_code:
  535. mr r1, r3 /* Set new stack pointer */
  536. mr r9, r4 /* Save copy of Global Data pointer */
  537. mr r10, r5 /* Save copy of Destination Address */
  538. mr r3, r5 /* Destination Address */
  539. lis r4, CONFIG_SYS_MONITOR_BASE@h /* Source Address */
  540. ori r4, r4, CONFIG_SYS_MONITOR_BASE@l
  541. lwz r5, GOT(__init_end)
  542. sub r5, r5, r4
  543. li r6, CONFIG_SYS_CACHELINE_SIZE /* Cache Line Size */
  544. /*
  545. * Fix GOT pointer:
  546. *
  547. * New GOT-PTR = (old GOT-PTR - CONFIG_SYS_MONITOR_BASE) + Destination Address
  548. *
  549. * Offset:
  550. */
  551. sub r15, r10, r4
  552. /* First our own GOT */
  553. add r14, r14, r15
  554. /* then the one used by the C code */
  555. add r30, r30, r15
  556. /*
  557. * Now relocate code
  558. */
  559. #ifdef CONFIG_ECC
  560. bl board_relocate_rom
  561. sync
  562. mr r3, r10 /* Destination Address */
  563. lis r4, CONFIG_SYS_MONITOR_BASE@h /* Source Address */
  564. ori r4, r4, CONFIG_SYS_MONITOR_BASE@l
  565. lwz r5, GOT(__init_end)
  566. sub r5, r5, r4
  567. li r6, CONFIG_SYS_CACHELINE_SIZE /* Cache Line Size */
  568. #else
  569. cmplw cr1,r3,r4
  570. addi r0,r5,3
  571. srwi. r0,r0,2
  572. beq cr1,4f /* In place copy is not necessary */
  573. beq 7f /* Protect against 0 count */
  574. mtctr r0
  575. bge cr1,2f
  576. la r8,-4(r4)
  577. la r7,-4(r3)
  578. 1: lwzu r0,4(r8)
  579. stwu r0,4(r7)
  580. bdnz 1b
  581. b 4f
  582. 2: slwi r0,r0,2
  583. add r8,r4,r0
  584. add r7,r3,r0
  585. 3: lwzu r0,-4(r8)
  586. stwu r0,-4(r7)
  587. bdnz 3b
  588. #endif
  589. /*
  590. * Now flush the cache: note that we must start from a cache aligned
  591. * address. Otherwise we might miss one cache line.
  592. */
  593. 4: cmpwi r6,0
  594. add r5,r3,r5
  595. beq 7f /* Always flush prefetch queue in any case */
  596. subi r0,r6,1
  597. andc r3,r3,r0
  598. mr r4,r3
  599. 5: dcbst 0,r4
  600. add r4,r4,r6
  601. cmplw r4,r5
  602. blt 5b
  603. sync /* Wait for all dcbst to complete on bus */
  604. mr r4,r3
  605. 6: icbi 0,r4
  606. add r4,r4,r6
  607. cmplw r4,r5
  608. blt 6b
  609. 7: sync /* Wait for all icbi to complete on bus */
  610. isync
  611. /*
  612. * We are done. Do not return, instead branch to second part of board
  613. * initialization, now running from RAM.
  614. */
  615. addi r0, r10, in_ram - _start + EXC_OFF_SYS_RESET
  616. mtlr r0
  617. blr
  618. in_ram:
  619. #ifdef CONFIG_ECC
  620. bl board_init_ecc
  621. #endif
  622. /*
  623. * Relocation Function, r14 point to got2+0x8000
  624. *
  625. * Adjust got2 pointers, no need to check for 0, this code
  626. * already puts a few entries in the table.
  627. */
  628. li r0,__got2_entries@sectoff@l
  629. la r3,GOT(_GOT2_TABLE_)
  630. lwz r11,GOT(_GOT2_TABLE_)
  631. mtctr r0
  632. sub r11,r3,r11
  633. addi r3,r3,-4
  634. 1: lwzu r0,4(r3)
  635. add r0,r0,r11
  636. stw r0,0(r3)
  637. bdnz 1b
  638. /*
  639. * Now adjust the fixups and the pointers to the fixups
  640. * in case we need to move ourselves again.
  641. */
  642. 2: li r0,__fixup_entries@sectoff@l
  643. lwz r3,GOT(_FIXUP_TABLE_)
  644. cmpwi r0,0
  645. mtctr r0
  646. addi r3,r3,-4
  647. beq 4f
  648. 3: lwzu r4,4(r3)
  649. lwzux r0,r4,r11
  650. add r0,r0,r11
  651. stw r10,0(r3)
  652. stw r0,0(r4)
  653. bdnz 3b
  654. 4:
  655. /* clear_bss: */
  656. /*
  657. * Now clear BSS segment
  658. */
  659. lwz r3,GOT(__bss_start)
  660. lwz r4,GOT(_end)
  661. cmplw 0, r3, r4
  662. beq 6f
  663. li r0, 0
  664. 5:
  665. stw r0, 0(r3)
  666. addi r3, r3, 4
  667. cmplw 0, r3, r4
  668. bne 5b
  669. 6:
  670. mr r3, r10 /* Destination Address */
  671. #if defined(CONFIG_AMIGAONEG3SE) || \
  672. defined(CONFIG_DB64360) || \
  673. defined(CONFIG_DB64460) || \
  674. defined(CONFIG_CPCI750) || \
  675. defined(CONFIG_PPMC7XX) || \
  676. defined(CONFIG_P3Mx)
  677. mr r4, r9 /* Use RAM copy of the global data */
  678. #endif
  679. bl after_reloc
  680. /* not reached - end relocate_code */
  681. /*-----------------------------------------------------------------------*/
  682. /*
  683. * Copy exception vector code to low memory
  684. *
  685. * r3: dest_addr
  686. * r7: source address, r8: end address, r9: target address
  687. */
  688. .globl trap_init
  689. trap_init:
  690. lwz r7, GOT(_start)
  691. lwz r8, GOT(_end_of_vectors)
  692. li r9, 0x100 /* reset vector always at 0x100 */
  693. cmplw 0, r7, r8
  694. bgelr /* return if r7>=r8 - just in case */
  695. mflr r4 /* save link register */
  696. 1:
  697. lwz r0, 0(r7)
  698. stw r0, 0(r9)
  699. addi r7, r7, 4
  700. addi r9, r9, 4
  701. cmplw 0, r7, r8
  702. bne 1b
  703. /*
  704. * relocate `hdlr' and `int_return' entries
  705. */
  706. li r7, .L_MachineCheck - _start + EXC_OFF_SYS_RESET
  707. li r8, Alignment - _start + EXC_OFF_SYS_RESET
  708. 2:
  709. bl trap_reloc
  710. addi r7, r7, 0x100 /* next exception vector */
  711. cmplw 0, r7, r8
  712. blt 2b
  713. li r7, .L_Alignment - _start + EXC_OFF_SYS_RESET
  714. bl trap_reloc
  715. li r7, .L_ProgramCheck - _start + EXC_OFF_SYS_RESET
  716. bl trap_reloc
  717. li r7, .L_FPUnavailable - _start + EXC_OFF_SYS_RESET
  718. li r8, SystemCall - _start + EXC_OFF_SYS_RESET
  719. 3:
  720. bl trap_reloc
  721. addi r7, r7, 0x100 /* next exception vector */
  722. cmplw 0, r7, r8
  723. blt 3b
  724. li r7, .L_SingleStep - _start + EXC_OFF_SYS_RESET
  725. li r8, _end_of_vectors - _start + EXC_OFF_SYS_RESET
  726. 4:
  727. bl trap_reloc
  728. addi r7, r7, 0x100 /* next exception vector */
  729. cmplw 0, r7, r8
  730. blt 4b
  731. /* enable execptions from RAM vectors */
  732. mfmsr r7
  733. li r8,MSR_IP
  734. andc r7,r7,r8
  735. mtmsr r7
  736. mtlr r4 /* restore link register */
  737. blr
  738. /*
  739. * Function: relocate entries for one exception vector
  740. */
  741. trap_reloc:
  742. lwz r0, 0(r7) /* hdlr ... */
  743. add r0, r0, r3 /* ... += dest_addr */
  744. stw r0, 0(r7)
  745. lwz r0, 4(r7) /* int_return ... */
  746. add r0, r0, r3 /* ... += dest_addr */
  747. stw r0, 4(r7)
  748. sync
  749. isync
  750. blr
  751. #ifdef CONFIG_SYS_INIT_RAM_LOCK
  752. lock_ram_in_cache:
  753. /* Allocate Initial RAM in data cache.
  754. */
  755. lis r3, (CONFIG_SYS_INIT_RAM_ADDR & ~31)@h
  756. ori r3, r3, (CONFIG_SYS_INIT_RAM_ADDR & ~31)@l
  757. li r4, ((CONFIG_SYS_INIT_RAM_END & ~31) + \
  758. (CONFIG_SYS_INIT_RAM_ADDR & 31) + 31) / 32
  759. mtctr r4
  760. 1:
  761. dcbz r0, r3
  762. addi r3, r3, 32
  763. bdnz 1b
  764. /* Lock the data cache */
  765. mfspr r0, HID0
  766. ori r0, r0, 0x1000
  767. sync
  768. mtspr HID0, r0
  769. sync
  770. blr
  771. .globl unlock_ram_in_cache
  772. unlock_ram_in_cache:
  773. /* invalidate the INIT_RAM section */
  774. lis r3, (CONFIG_SYS_INIT_RAM_ADDR & ~31)@h
  775. ori r3, r3, (CONFIG_SYS_INIT_RAM_ADDR & ~31)@l
  776. li r4, ((CONFIG_SYS_INIT_RAM_END & ~31) + \
  777. (CONFIG_SYS_INIT_RAM_ADDR & 31) + 31) / 32
  778. mtctr r4
  779. 1: icbi r0, r3
  780. addi r3, r3, 32
  781. bdnz 1b
  782. sync /* Wait for all icbi to complete on bus */
  783. isync
  784. /* Unlock the data cache and invalidate it */
  785. mfspr r0, HID0
  786. li r3,0x1000
  787. andc r0,r0,r3
  788. li r3,0x0400
  789. or r0,r0,r3
  790. sync
  791. mtspr HID0, r0
  792. sync
  793. blr
  794. #endif