yosemite.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477
  1. /*
  2. *
  3. * See file CREDITS for list of people who contributed to this
  4. * project.
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License as
  8. * published by the Free Software Foundation; either version 2 of
  9. * the License, or (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  19. * MA 02111-1307 USA
  20. */
  21. #include <common.h>
  22. #include <ppc4xx.h>
  23. #include <asm/processor.h>
  24. #include <spd_sdram.h>
  25. extern flash_info_t flash_info[CFG_MAX_FLASH_BANKS]; /* info for FLASH chips */
  26. int board_early_init_f(void)
  27. {
  28. register uint reg;
  29. /*--------------------------------------------------------------------
  30. * Setup the external bus controller/chip selects
  31. *-------------------------------------------------------------------*/
  32. mtdcr(ebccfga, xbcfg);
  33. reg = mfdcr(ebccfgd);
  34. mtdcr(ebccfgd, reg | 0x04000000); /* Set ATC */
  35. mtebc(pb0ap, 0x03017300); /* FLASH/SRAM */
  36. mtebc(pb0cr, 0xfc0da000); /* BAS=0xfc0 64MB r/w 16-bit */
  37. mtebc(pb1ap, 0x00000000);
  38. mtebc(pb1cr, 0x00000000);
  39. mtebc(pb2ap, 0x04814500);
  40. /*CPLD*/ mtebc(pb2cr, 0x80018000); /*BAS=0x800 1MB r/w 8-bit */
  41. mtebc(pb3ap, 0x00000000);
  42. mtebc(pb3cr, 0x00000000);
  43. mtebc(pb4ap, 0x00000000);
  44. mtebc(pb4cr, 0x00000000);
  45. mtebc(pb5ap, 0x00000000);
  46. mtebc(pb5cr, 0x00000000);
  47. /*--------------------------------------------------------------------
  48. * Setup the interrupt controller polarities, triggers, etc.
  49. *-------------------------------------------------------------------*/
  50. mtdcr(uic0sr, 0xffffffff); /* clear all */
  51. mtdcr(uic0er, 0x00000000); /* disable all */
  52. mtdcr(uic0cr, 0x00000009); /* ATI & UIC1 crit are critical */
  53. mtdcr(uic0pr, 0xfffffe13); /* per ref-board manual */
  54. mtdcr(uic0tr, 0x01c00008); /* per ref-board manual */
  55. mtdcr(uic0vr, 0x00000001); /* int31 highest, base=0x000 */
  56. mtdcr(uic0sr, 0xffffffff); /* clear all */
  57. mtdcr(uic1sr, 0xffffffff); /* clear all */
  58. mtdcr(uic1er, 0x00000000); /* disable all */
  59. mtdcr(uic1cr, 0x00000000); /* all non-critical */
  60. mtdcr(uic1pr, 0xffffe0ff); /* per ref-board manual */
  61. mtdcr(uic1tr, 0x00ffc000); /* per ref-board manual */
  62. mtdcr(uic1vr, 0x00000001); /* int31 highest, base=0x000 */
  63. mtdcr(uic1sr, 0xffffffff); /* clear all */
  64. /*--------------------------------------------------------------------
  65. * Setup the GPIO pins
  66. *-------------------------------------------------------------------*/
  67. /*CPLD cs */
  68. /*setup Address lines for flash sizes larger than 16Meg. */
  69. out32(GPIO0_OSRL, in32(GPIO0_OSRL) | 0x40010000);
  70. out32(GPIO0_TSRL, in32(GPIO0_TSRL) | 0x40010000);
  71. out32(GPIO0_ISR1L, in32(GPIO0_ISR1L) | 0x40000000);
  72. /*setup emac */
  73. out32(GPIO0_TCR, in32(GPIO0_TCR) | 0xC080);
  74. out32(GPIO0_TSRL, in32(GPIO0_TSRL) | 0x40);
  75. out32(GPIO0_ISR1L, in32(GPIO0_ISR1L) | 0x55);
  76. out32(GPIO0_OSRH, in32(GPIO0_OSRH) | 0x50004000);
  77. out32(GPIO0_ISR1H, in32(GPIO0_ISR1H) | 0x00440000);
  78. /*UART1 */
  79. out32(GPIO1_TCR, in32(GPIO1_TCR) | 0x02000000);
  80. out32(GPIO1_OSRL, in32(GPIO1_OSRL) | 0x00080000);
  81. out32(GPIO1_ISR2L, in32(GPIO1_ISR2L) | 0x00010000);
  82. /*setup USB 2.0 */
  83. out32(GPIO1_TCR, in32(GPIO1_TCR) | 0xc0000000);
  84. out32(GPIO1_OSRL, in32(GPIO1_OSRL) | 0x50000000);
  85. out32(GPIO0_TCR, in32(GPIO0_TCR) | 0xf);
  86. out32(GPIO0_OSRH, in32(GPIO0_OSRH) | 0xaa);
  87. out32(GPIO0_ISR2H, in32(GPIO0_ISR2H) | 0x00000500);
  88. /*--------------------------------------------------------------------
  89. * Setup other serial configuration
  90. *-------------------------------------------------------------------*/
  91. mfsdr(sdr_pci0, reg);
  92. mtsdr(sdr_pci0, 0x80000000 | reg); /* PCI arbiter enabled */
  93. mtsdr(sdr_pfc0, 0x00003e00); /* Pin function */
  94. mtsdr(sdr_pfc1, 0x00048000); /* Pin function: UART0 has 4 pins */
  95. /*clear tmrclk divisor */
  96. *(unsigned char *)(CFG_BCSR_BASE | 0x04) = 0x00;
  97. /*enable ethernet */
  98. *(unsigned char *)(CFG_BCSR_BASE | 0x08) = 0xf0;
  99. /*enable usb 1.1 fs device and remove usb 2.0 reset */
  100. *(unsigned char *)(CFG_BCSR_BASE | 0x09) = 0x00;
  101. /*get rid of flash write protect */
  102. *(unsigned char *)(CFG_BCSR_BASE | 0x07) = 0x40;
  103. return 0;
  104. }
  105. int misc_init_r (void)
  106. {
  107. DECLARE_GLOBAL_DATA_PTR;
  108. uint pbcr;
  109. int size_val = 0;
  110. /* Re-do sizing to get full correct info */
  111. mtdcr(ebccfga, pb0cr);
  112. pbcr = mfdcr(ebccfgd);
  113. switch (gd->bd->bi_flashsize) {
  114. case 1 << 20:
  115. size_val = 0;
  116. break;
  117. case 2 << 20:
  118. size_val = 1;
  119. break;
  120. case 4 << 20:
  121. size_val = 2;
  122. break;
  123. case 8 << 20:
  124. size_val = 3;
  125. break;
  126. case 16 << 20:
  127. size_val = 4;
  128. break;
  129. case 32 << 20:
  130. size_val = 5;
  131. break;
  132. case 64 << 20:
  133. size_val = 6;
  134. break;
  135. case 128 << 20:
  136. size_val = 7;
  137. break;
  138. }
  139. pbcr = (pbcr & 0x0001ffff) | gd->bd->bi_flashstart | (size_val << 17);
  140. mtdcr(ebccfga, pb0cr);
  141. mtdcr(ebccfgd, pbcr);
  142. /* Monitor protection ON by default */
  143. (void)flash_protect(FLAG_PROTECT_SET,
  144. -CFG_MONITOR_LEN,
  145. 0xffffffff,
  146. &flash_info[0]);
  147. return 0;
  148. }
  149. int checkboard(void)
  150. {
  151. sys_info_t sysinfo;
  152. get_sys_info(&sysinfo);
  153. printf("Board: AMCC YOSEMITE\n");
  154. printf("\tVCO: %lu MHz\n", sysinfo.freqVCOMhz / 1000000);
  155. printf("\tCPU: %lu MHz\n", sysinfo.freqProcessor / 1000000);
  156. printf("\tPLB: %lu MHz\n", sysinfo.freqPLB / 1000000);
  157. printf("\tOPB: %lu MHz\n", sysinfo.freqOPB / 1000000);
  158. printf("\tPER: %lu MHz\n", sysinfo.freqEPB / 1000000);
  159. printf("\tPCI: %lu MHz\n", sysinfo.freqPCI / 1000000);
  160. return (0);
  161. }
  162. /*************************************************************************
  163. * sdram_init -- doesn't use serial presence detect.
  164. *
  165. * Assumes: 256 MB, ECC, non-registered
  166. * PLB @ 133 MHz
  167. *
  168. ************************************************************************/
  169. void sdram_init(void)
  170. {
  171. register uint reg;
  172. /*--------------------------------------------------------------------
  173. * Setup some default
  174. *------------------------------------------------------------------*/
  175. mtsdram(mem_uabba, 0x00000000); /* ubba=0 (default) */
  176. mtsdram(mem_slio, 0x00000000); /* rdre=0 wrre=0 rarw=0 */
  177. mtsdram(mem_devopt, 0x00000000); /* dll=0 ds=0 (normal) */
  178. mtsdram(mem_clktr, 0x40000000); /* ?? */
  179. mtsdram(mem_wddctr, 0x40000000); /* ?? */
  180. /*clear this first, if the DDR is enabled by a debugger
  181. then you can not make changes. */
  182. mtsdram(mem_cfg0, 0x00000000); /* Disable EEC */
  183. /*--------------------------------------------------------------------
  184. * Setup for board-specific specific mem
  185. *------------------------------------------------------------------*/
  186. /*
  187. * Following for CAS Latency = 2.5 @ 133 MHz PLB
  188. */
  189. mtsdram(mem_b0cr, 0x000a4001); /* SDBA=0x000 128MB, Mode 3, enabled */
  190. mtsdram(mem_b1cr, 0x080a4001); /* SDBA=0x080 128MB, Mode 3, enabled */
  191. mtsdram(mem_tr0, 0x410a4012); /* ?? */
  192. mtsdram(mem_tr1, 0x8080080b); /* ?? */
  193. mtsdram(mem_rtr, 0x04080000); /* ?? */
  194. mtsdram(mem_cfg1, 0x00000000); /* Self-refresh exit, disable PM */
  195. mtsdram(mem_cfg0, 0x34000000); /* Disable EEC */
  196. udelay(400); /* Delay 200 usecs (min) */
  197. /*--------------------------------------------------------------------
  198. * Enable the controller, then wait for DCEN to complete
  199. *------------------------------------------------------------------*/
  200. mtsdram(mem_cfg0, 0x84000000); /* Enable */
  201. for (;;) {
  202. mfsdram(mem_mcsts, reg);
  203. if (reg & 0x80000000)
  204. break;
  205. }
  206. }
  207. /*************************************************************************
  208. * long int initdram
  209. *
  210. ************************************************************************/
  211. long int initdram(int board)
  212. {
  213. sdram_init();
  214. return CFG_SDRAM_BANKS * (CFG_KBYTES_SDRAM * 1024); /* return bytes */
  215. }
  216. #if defined(CFG_DRAM_TEST)
  217. int testdram(void)
  218. {
  219. unsigned long *mem = (unsigned long *)0;
  220. const unsigned long kend = (1024 / sizeof(unsigned long));
  221. unsigned long k, n;
  222. mtmsr(0);
  223. for (k = 0; k < CFG_KBYTES_SDRAM;
  224. ++k, mem += (1024 / sizeof(unsigned long))) {
  225. if ((k & 1023) == 0) {
  226. printf("%3d MB\r", k / 1024);
  227. }
  228. memset(mem, 0xaaaaaaaa, 1024);
  229. for (n = 0; n < kend; ++n) {
  230. if (mem[n] != 0xaaaaaaaa) {
  231. printf("SDRAM test fails at: %08x\n",
  232. (uint) & mem[n]);
  233. return 1;
  234. }
  235. }
  236. memset(mem, 0x55555555, 1024);
  237. for (n = 0; n < kend; ++n) {
  238. if (mem[n] != 0x55555555) {
  239. printf("SDRAM test fails at: %08x\n",
  240. (uint) & mem[n]);
  241. return 1;
  242. }
  243. }
  244. }
  245. printf("SDRAM test passes\n");
  246. return 0;
  247. }
  248. #endif
  249. /*************************************************************************
  250. * pci_pre_init
  251. *
  252. * This routine is called just prior to registering the hose and gives
  253. * the board the opportunity to check things. Returning a value of zero
  254. * indicates that things are bad & PCI initialization should be aborted.
  255. *
  256. * Different boards may wish to customize the pci controller structure
  257. * (add regions, override default access routines, etc) or perform
  258. * certain pre-initialization actions.
  259. *
  260. ************************************************************************/
  261. #if defined(CONFIG_PCI) && defined(CFG_PCI_PRE_INIT)
  262. int pci_pre_init(struct pci_controller *hose)
  263. {
  264. unsigned long strap;
  265. unsigned long addr;
  266. /*--------------------------------------------------------------------------+
  267. * Bamboo is always configured as the host & requires the
  268. * PCI arbiter to be enabled.
  269. *--------------------------------------------------------------------------*/
  270. mfsdr(sdr_sdstp1, strap);
  271. if ((strap & SDR0_SDSTP1_PAE_MASK) == 0) {
  272. printf("PCI: SDR0_STRP1[PAE] not set.\n");
  273. printf("PCI: Configuration aborted.\n");
  274. return 0;
  275. }
  276. /*-------------------------------------------------------------------------+
  277. | Set priority for all PLB3 devices to 0.
  278. | Set PLB3 arbiter to fair mode.
  279. +-------------------------------------------------------------------------*/
  280. mfsdr(sdr_amp1, addr);
  281. mtsdr(sdr_amp1, (addr & 0x000000FF) | 0x0000FF00);
  282. addr = mfdcr(plb3_acr);
  283. mtdcr(plb3_acr, addr | 0x80000000);
  284. /*-------------------------------------------------------------------------+
  285. | Set priority for all PLB4 devices to 0.
  286. +-------------------------------------------------------------------------*/
  287. mfsdr(sdr_amp0, addr);
  288. mtsdr(sdr_amp0, (addr & 0x000000FF) | 0x0000FF00);
  289. addr = mfdcr(plb4_acr) | 0xa0000000; /* Was 0x8---- */
  290. mtdcr(plb4_acr, addr);
  291. /*-------------------------------------------------------------------------+
  292. | Set Nebula PLB4 arbiter to fair mode.
  293. +-------------------------------------------------------------------------*/
  294. /* Segment0 */
  295. addr = (mfdcr(plb0_acr) & ~plb0_acr_ppm_mask) | plb0_acr_ppm_fair;
  296. addr = (addr & ~plb0_acr_hbu_mask) | plb0_acr_hbu_enabled;
  297. addr = (addr & ~plb0_acr_rdp_mask) | plb0_acr_rdp_4deep;
  298. addr = (addr & ~plb0_acr_wrp_mask) | plb0_acr_wrp_2deep;
  299. mtdcr(plb0_acr, addr);
  300. /* Segment1 */
  301. addr = (mfdcr(plb1_acr) & ~plb1_acr_ppm_mask) | plb1_acr_ppm_fair;
  302. addr = (addr & ~plb1_acr_hbu_mask) | plb1_acr_hbu_enabled;
  303. addr = (addr & ~plb1_acr_rdp_mask) | plb1_acr_rdp_4deep;
  304. addr = (addr & ~plb1_acr_wrp_mask) | plb1_acr_wrp_2deep;
  305. mtdcr(plb1_acr, addr);
  306. return 1;
  307. }
  308. #endif /* defined(CONFIG_PCI) && defined(CFG_PCI_PRE_INIT) */
  309. /*************************************************************************
  310. * pci_target_init
  311. *
  312. * The bootstrap configuration provides default settings for the pci
  313. * inbound map (PIM). But the bootstrap config choices are limited and
  314. * may not be sufficient for a given board.
  315. *
  316. ************************************************************************/
  317. #if defined(CONFIG_PCI) && defined(CFG_PCI_TARGET_INIT)
  318. void pci_target_init(struct pci_controller *hose)
  319. {
  320. /*--------------------------------------------------------------------------+
  321. * Set up Direct MMIO registers
  322. *--------------------------------------------------------------------------*/
  323. /*--------------------------------------------------------------------------+
  324. | PowerPC440 EP PCI Master configuration.
  325. | Map one 1Gig range of PLB/processor addresses to PCI memory space.
  326. | PLB address 0xA0000000-0xDFFFFFFF ==> PCI address 0xA0000000-0xDFFFFFFF
  327. | Use byte reversed out routines to handle endianess.
  328. | Make this region non-prefetchable.
  329. +--------------------------------------------------------------------------*/
  330. out32r(PCIX0_PMM0MA, 0x00000000); /* PMM0 Mask/Attribute - disabled b4 setting */
  331. out32r(PCIX0_PMM0LA, CFG_PCI_MEMBASE); /* PMM0 Local Address */
  332. out32r(PCIX0_PMM0PCILA, CFG_PCI_MEMBASE); /* PMM0 PCI Low Address */
  333. out32r(PCIX0_PMM0PCIHA, 0x00000000); /* PMM0 PCI High Address */
  334. out32r(PCIX0_PMM0MA, 0xE0000001); /* 512M + No prefetching, and enable region */
  335. out32r(PCIX0_PMM1MA, 0x00000000); /* PMM0 Mask/Attribute - disabled b4 setting */
  336. out32r(PCIX0_PMM1LA, CFG_PCI_MEMBASE2); /* PMM0 Local Address */
  337. out32r(PCIX0_PMM1PCILA, CFG_PCI_MEMBASE2); /* PMM0 PCI Low Address */
  338. out32r(PCIX0_PMM1PCIHA, 0x00000000); /* PMM0 PCI High Address */
  339. out32r(PCIX0_PMM1MA, 0xE0000001); /* 512M + No prefetching, and enable region */
  340. out32r(PCIX0_PTM1MS, 0x00000001); /* Memory Size/Attribute */
  341. out32r(PCIX0_PTM1LA, 0); /* Local Addr. Reg */
  342. out32r(PCIX0_PTM2MS, 0); /* Memory Size/Attribute */
  343. out32r(PCIX0_PTM2LA, 0); /* Local Addr. Reg */
  344. /*--------------------------------------------------------------------------+
  345. * Set up Configuration registers
  346. *--------------------------------------------------------------------------*/
  347. /* Program the board's subsystem id/vendor id */
  348. pci_write_config_word(0, PCI_SUBSYSTEM_VENDOR_ID,
  349. CFG_PCI_SUBSYS_VENDORID);
  350. pci_write_config_word(0, PCI_SUBSYSTEM_ID, CFG_PCI_SUBSYS_ID);
  351. /* Configure command register as bus master */
  352. pci_write_config_word(0, PCI_COMMAND, PCI_COMMAND_MASTER);
  353. /* 240nS PCI clock */
  354. pci_write_config_word(0, PCI_LATENCY_TIMER, 1);
  355. /* No error reporting */
  356. pci_write_config_word(0, PCI_ERREN, 0);
  357. pci_write_config_dword(0, PCI_BRDGOPT2, 0x00000101);
  358. }
  359. #endif /* defined(CONFIG_PCI) && defined(CFG_PCI_TARGET_INIT) */
  360. /*************************************************************************
  361. * pci_master_init
  362. *
  363. ************************************************************************/
  364. #if defined(CONFIG_PCI) && defined(CFG_PCI_MASTER_INIT)
  365. void pci_master_init(struct pci_controller *hose)
  366. {
  367. unsigned short temp_short;
  368. /*--------------------------------------------------------------------------+
  369. | Write the PowerPC440 EP PCI Configuration regs.
  370. | Enable PowerPC440 EP to be a master on the PCI bus (PMM).
  371. | Enable PowerPC440 EP to act as a PCI memory target (PTM).
  372. +--------------------------------------------------------------------------*/
  373. pci_read_config_word(0, PCI_COMMAND, &temp_short);
  374. pci_write_config_word(0, PCI_COMMAND,
  375. temp_short | PCI_COMMAND_MASTER |
  376. PCI_COMMAND_MEMORY);
  377. }
  378. #endif /* defined(CONFIG_PCI) && defined(CFG_PCI_MASTER_INIT) */
  379. /*************************************************************************
  380. * is_pci_host
  381. *
  382. * This routine is called to determine if a pci scan should be
  383. * performed. With various hardware environments (especially cPCI and
  384. * PPMC) it's insufficient to depend on the state of the arbiter enable
  385. * bit in the strap register, or generic host/adapter assumptions.
  386. *
  387. * Rather than hard-code a bad assumption in the general 440 code, the
  388. * 440 pci code requires the board to decide at runtime.
  389. *
  390. * Return 0 for adapter mode, non-zero for host (monarch) mode.
  391. *
  392. *
  393. ************************************************************************/
  394. #if defined(CONFIG_PCI)
  395. int is_pci_host(struct pci_controller *hose)
  396. {
  397. /* Bamboo is always configured as host. */
  398. return (1);
  399. }
  400. #endif /* defined(CONFIG_PCI) */
  401. /*************************************************************************
  402. * hw_watchdog_reset
  403. *
  404. * This routine is called to reset (keep alive) the watchdog timer
  405. *
  406. ************************************************************************/
  407. #if defined(CONFIG_HW_WATCHDOG)
  408. void hw_watchdog_reset(void)
  409. {
  410. }
  411. #endif