mx53loco.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454
  1. /*
  2. * Copyright (C) 2011 Freescale Semiconductor, Inc.
  3. * Jason Liu <r64343@freescale.com>
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #include <common.h>
  24. #include <asm/io.h>
  25. #include <asm/arch/imx-regs.h>
  26. #include <asm/arch/mx5x_pins.h>
  27. #include <asm/arch/sys_proto.h>
  28. #include <asm/arch/crm_regs.h>
  29. #include <asm/arch/clock.h>
  30. #include <asm/arch/iomux.h>
  31. #include <asm/arch/clock.h>
  32. #include <asm/errno.h>
  33. #include <netdev.h>
  34. #include <i2c.h>
  35. #include <mmc.h>
  36. #include <fsl_esdhc.h>
  37. #include <asm/gpio.h>
  38. #include <pmic.h>
  39. #include <dialog_pmic.h>
  40. #include <fsl_pmic.h>
  41. DECLARE_GLOBAL_DATA_PTR;
  42. int dram_init(void)
  43. {
  44. u32 size1, size2;
  45. size1 = get_ram_size((void *)PHYS_SDRAM_1, PHYS_SDRAM_1_SIZE);
  46. size2 = get_ram_size((void *)PHYS_SDRAM_2, PHYS_SDRAM_2_SIZE);
  47. gd->ram_size = size1 + size2;
  48. return 0;
  49. }
  50. void dram_init_banksize(void)
  51. {
  52. gd->bd->bi_dram[0].start = PHYS_SDRAM_1;
  53. gd->bd->bi_dram[0].size = PHYS_SDRAM_1_SIZE;
  54. gd->bd->bi_dram[1].start = PHYS_SDRAM_2;
  55. gd->bd->bi_dram[1].size = PHYS_SDRAM_2_SIZE;
  56. }
  57. u32 get_board_rev(void)
  58. {
  59. struct iim_regs *iim = (struct iim_regs *)IMX_IIM_BASE;
  60. struct fuse_bank *bank = &iim->bank[0];
  61. struct fuse_bank0_regs *fuse =
  62. (struct fuse_bank0_regs *)bank->fuse_regs;
  63. int rev = readl(&fuse->gp[6]);
  64. return (get_cpu_rev() & ~(0xF << 8)) | (rev & 0xF) << 8;
  65. }
  66. static void setup_iomux_uart(void)
  67. {
  68. /* UART1 RXD */
  69. mxc_request_iomux(MX53_PIN_CSI0_D11, IOMUX_CONFIG_ALT2);
  70. mxc_iomux_set_pad(MX53_PIN_CSI0_D11,
  71. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
  72. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  73. PAD_CTL_HYS_ENABLE | PAD_CTL_100K_PU |
  74. PAD_CTL_ODE_OPENDRAIN_ENABLE);
  75. mxc_iomux_set_input(MX53_UART1_IPP_UART_RXD_MUX_SELECT_INPUT, 0x1);
  76. /* UART1 TXD */
  77. mxc_request_iomux(MX53_PIN_CSI0_D10, IOMUX_CONFIG_ALT2);
  78. mxc_iomux_set_pad(MX53_PIN_CSI0_D10,
  79. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
  80. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  81. PAD_CTL_HYS_ENABLE | PAD_CTL_100K_PU |
  82. PAD_CTL_ODE_OPENDRAIN_ENABLE);
  83. }
  84. #ifdef CONFIG_USB_EHCI_MX5
  85. int board_ehci_hcd_init(int port)
  86. {
  87. /* request VBUS power enable pin, GPIO[8}, gpio7 */
  88. mxc_request_iomux(MX53_PIN_ATA_DA_2, IOMUX_CONFIG_ALT1);
  89. gpio_direction_output(IOMUX_TO_GPIO(MX53_PIN_ATA_DA_2), 0);
  90. gpio_set_value(IOMUX_TO_GPIO(MX53_PIN_ATA_DA_2), 1);
  91. return 0;
  92. }
  93. #endif
  94. static void setup_iomux_fec(void)
  95. {
  96. /*FEC_MDIO*/
  97. mxc_request_iomux(MX53_PIN_FEC_MDIO, IOMUX_CONFIG_ALT0);
  98. mxc_iomux_set_pad(MX53_PIN_FEC_MDIO,
  99. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
  100. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  101. PAD_CTL_22K_PU | PAD_CTL_ODE_OPENDRAIN_ENABLE);
  102. mxc_iomux_set_input(MX53_FEC_FEC_MDI_SELECT_INPUT, 0x1);
  103. /*FEC_MDC*/
  104. mxc_request_iomux(MX53_PIN_FEC_MDC, IOMUX_CONFIG_ALT0);
  105. mxc_iomux_set_pad(MX53_PIN_FEC_MDC, PAD_CTL_DRV_HIGH);
  106. /* FEC RXD1 */
  107. mxc_request_iomux(MX53_PIN_FEC_RXD1, IOMUX_CONFIG_ALT0);
  108. mxc_iomux_set_pad(MX53_PIN_FEC_RXD1,
  109. PAD_CTL_HYS_ENABLE | PAD_CTL_PKE_ENABLE);
  110. /* FEC RXD0 */
  111. mxc_request_iomux(MX53_PIN_FEC_RXD0, IOMUX_CONFIG_ALT0);
  112. mxc_iomux_set_pad(MX53_PIN_FEC_RXD0,
  113. PAD_CTL_HYS_ENABLE | PAD_CTL_PKE_ENABLE);
  114. /* FEC TXD1 */
  115. mxc_request_iomux(MX53_PIN_FEC_TXD1, IOMUX_CONFIG_ALT0);
  116. mxc_iomux_set_pad(MX53_PIN_FEC_TXD1, PAD_CTL_DRV_HIGH);
  117. /* FEC TXD0 */
  118. mxc_request_iomux(MX53_PIN_FEC_TXD0, IOMUX_CONFIG_ALT0);
  119. mxc_iomux_set_pad(MX53_PIN_FEC_TXD0, PAD_CTL_DRV_HIGH);
  120. /* FEC TX_EN */
  121. mxc_request_iomux(MX53_PIN_FEC_TX_EN, IOMUX_CONFIG_ALT0);
  122. mxc_iomux_set_pad(MX53_PIN_FEC_TX_EN, PAD_CTL_DRV_HIGH);
  123. /* FEC TX_CLK */
  124. mxc_request_iomux(MX53_PIN_FEC_REF_CLK, IOMUX_CONFIG_ALT0);
  125. mxc_iomux_set_pad(MX53_PIN_FEC_REF_CLK,
  126. PAD_CTL_HYS_ENABLE | PAD_CTL_PKE_ENABLE);
  127. /* FEC RX_ER */
  128. mxc_request_iomux(MX53_PIN_FEC_RX_ER, IOMUX_CONFIG_ALT0);
  129. mxc_iomux_set_pad(MX53_PIN_FEC_RX_ER,
  130. PAD_CTL_HYS_ENABLE | PAD_CTL_PKE_ENABLE);
  131. /* FEC CRS */
  132. mxc_request_iomux(MX53_PIN_FEC_CRS_DV, IOMUX_CONFIG_ALT0);
  133. mxc_iomux_set_pad(MX53_PIN_FEC_CRS_DV,
  134. PAD_CTL_HYS_ENABLE | PAD_CTL_PKE_ENABLE);
  135. }
  136. #ifdef CONFIG_FSL_ESDHC
  137. struct fsl_esdhc_cfg esdhc_cfg[2] = {
  138. {MMC_SDHC1_BASE_ADDR, 1},
  139. {MMC_SDHC3_BASE_ADDR, 1},
  140. };
  141. int board_mmc_getcd(struct mmc *mmc)
  142. {
  143. struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
  144. int ret;
  145. mxc_request_iomux(MX53_PIN_EIM_DA11, IOMUX_CONFIG_ALT1);
  146. gpio_direction_input(75);
  147. mxc_request_iomux(MX53_PIN_EIM_DA13, IOMUX_CONFIG_ALT1);
  148. gpio_direction_input(77);
  149. if (cfg->esdhc_base == MMC_SDHC1_BASE_ADDR)
  150. ret = !gpio_get_value(77); /* GPIO3_13 */
  151. else
  152. ret = !gpio_get_value(75); /* GPIO3_11 */
  153. return ret;
  154. }
  155. int board_mmc_init(bd_t *bis)
  156. {
  157. u32 index;
  158. s32 status = 0;
  159. for (index = 0; index < CONFIG_SYS_FSL_ESDHC_NUM; index++) {
  160. switch (index) {
  161. case 0:
  162. mxc_request_iomux(MX53_PIN_SD1_CMD, IOMUX_CONFIG_ALT0);
  163. mxc_request_iomux(MX53_PIN_SD1_CLK, IOMUX_CONFIG_ALT0);
  164. mxc_request_iomux(MX53_PIN_SD1_DATA0,
  165. IOMUX_CONFIG_ALT0);
  166. mxc_request_iomux(MX53_PIN_SD1_DATA1,
  167. IOMUX_CONFIG_ALT0);
  168. mxc_request_iomux(MX53_PIN_SD1_DATA2,
  169. IOMUX_CONFIG_ALT0);
  170. mxc_request_iomux(MX53_PIN_SD1_DATA3,
  171. IOMUX_CONFIG_ALT0);
  172. mxc_request_iomux(MX53_PIN_EIM_DA13,
  173. IOMUX_CONFIG_ALT1);
  174. mxc_iomux_set_pad(MX53_PIN_SD1_CMD,
  175. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
  176. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  177. PAD_CTL_HYS_ENABLE | PAD_CTL_100K_PU);
  178. mxc_iomux_set_pad(MX53_PIN_SD1_CLK,
  179. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  180. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU |
  181. PAD_CTL_DRV_HIGH);
  182. mxc_iomux_set_pad(MX53_PIN_SD1_DATA0,
  183. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
  184. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  185. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU);
  186. mxc_iomux_set_pad(MX53_PIN_SD1_DATA1,
  187. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
  188. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  189. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU);
  190. mxc_iomux_set_pad(MX53_PIN_SD1_DATA2,
  191. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
  192. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  193. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU);
  194. mxc_iomux_set_pad(MX53_PIN_SD1_DATA3,
  195. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
  196. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  197. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU);
  198. break;
  199. case 1:
  200. mxc_request_iomux(MX53_PIN_ATA_RESET_B,
  201. IOMUX_CONFIG_ALT2);
  202. mxc_request_iomux(MX53_PIN_ATA_IORDY,
  203. IOMUX_CONFIG_ALT2);
  204. mxc_request_iomux(MX53_PIN_ATA_DATA8,
  205. IOMUX_CONFIG_ALT4);
  206. mxc_request_iomux(MX53_PIN_ATA_DATA9,
  207. IOMUX_CONFIG_ALT4);
  208. mxc_request_iomux(MX53_PIN_ATA_DATA10,
  209. IOMUX_CONFIG_ALT4);
  210. mxc_request_iomux(MX53_PIN_ATA_DATA11,
  211. IOMUX_CONFIG_ALT4);
  212. mxc_request_iomux(MX53_PIN_ATA_DATA0,
  213. IOMUX_CONFIG_ALT4);
  214. mxc_request_iomux(MX53_PIN_ATA_DATA1,
  215. IOMUX_CONFIG_ALT4);
  216. mxc_request_iomux(MX53_PIN_ATA_DATA2,
  217. IOMUX_CONFIG_ALT4);
  218. mxc_request_iomux(MX53_PIN_ATA_DATA3,
  219. IOMUX_CONFIG_ALT4);
  220. mxc_request_iomux(MX53_PIN_EIM_DA11,
  221. IOMUX_CONFIG_ALT1);
  222. mxc_iomux_set_pad(MX53_PIN_ATA_RESET_B,
  223. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
  224. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  225. PAD_CTL_HYS_ENABLE | PAD_CTL_100K_PU);
  226. mxc_iomux_set_pad(MX53_PIN_ATA_IORDY,
  227. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  228. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU |
  229. PAD_CTL_DRV_HIGH);
  230. mxc_iomux_set_pad(MX53_PIN_ATA_DATA8,
  231. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
  232. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  233. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU);
  234. mxc_iomux_set_pad(MX53_PIN_ATA_DATA9,
  235. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
  236. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  237. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU);
  238. mxc_iomux_set_pad(MX53_PIN_ATA_DATA10,
  239. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
  240. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  241. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU);
  242. mxc_iomux_set_pad(MX53_PIN_ATA_DATA11,
  243. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
  244. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  245. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU);
  246. mxc_iomux_set_pad(MX53_PIN_ATA_DATA0,
  247. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
  248. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  249. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU);
  250. mxc_iomux_set_pad(MX53_PIN_ATA_DATA1,
  251. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
  252. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  253. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU);
  254. mxc_iomux_set_pad(MX53_PIN_ATA_DATA2,
  255. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
  256. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  257. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU);
  258. mxc_iomux_set_pad(MX53_PIN_ATA_DATA3,
  259. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
  260. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  261. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU);
  262. break;
  263. default:
  264. printf("Warning: you configured more ESDHC controller"
  265. "(%d) as supported by the board(2)\n",
  266. CONFIG_SYS_FSL_ESDHC_NUM);
  267. return status;
  268. }
  269. status |= fsl_esdhc_initialize(bis, &esdhc_cfg[index]);
  270. }
  271. return status;
  272. }
  273. #endif
  274. static void setup_iomux_i2c(void)
  275. {
  276. /* I2C1 SDA */
  277. mxc_request_iomux(MX53_PIN_CSI0_D8,
  278. IOMUX_CONFIG_ALT5 | IOMUX_CONFIG_SION);
  279. mxc_iomux_set_input(MX53_I2C1_IPP_SDA_IN_SELECT_INPUT,
  280. INPUT_CTL_PATH0);
  281. mxc_iomux_set_pad(MX53_PIN_CSI0_D8,
  282. PAD_CTL_SRE_FAST | PAD_CTL_DRV_HIGH |
  283. PAD_CTL_100K_PU | PAD_CTL_PKE_ENABLE |
  284. PAD_CTL_PUE_PULL |
  285. PAD_CTL_ODE_OPENDRAIN_ENABLE);
  286. /* I2C1 SCL */
  287. mxc_request_iomux(MX53_PIN_CSI0_D9,
  288. IOMUX_CONFIG_ALT5 | IOMUX_CONFIG_SION);
  289. mxc_iomux_set_input(MX53_I2C1_IPP_SCL_IN_SELECT_INPUT,
  290. INPUT_CTL_PATH0);
  291. mxc_iomux_set_pad(MX53_PIN_CSI0_D9,
  292. PAD_CTL_SRE_FAST | PAD_CTL_DRV_HIGH |
  293. PAD_CTL_100K_PU | PAD_CTL_PKE_ENABLE |
  294. PAD_CTL_PUE_PULL |
  295. PAD_CTL_ODE_OPENDRAIN_ENABLE);
  296. }
  297. static int power_init(void)
  298. {
  299. unsigned int val;
  300. int ret = -1;
  301. struct pmic *p;
  302. if (!i2c_probe(CONFIG_SYS_DIALOG_PMIC_I2C_ADDR)) {
  303. pmic_dialog_init();
  304. p = get_pmic();
  305. /* Set VDDA to 1.25V */
  306. val = DA9052_BUCKCORE_BCOREEN | DA_BUCKCORE_VBCORE_1_250V;
  307. ret = pmic_reg_write(p, DA9053_BUCKCORE_REG, val);
  308. ret |= pmic_reg_read(p, DA9053_SUPPLY_REG, &val);
  309. val |= DA9052_SUPPLY_VBCOREGO;
  310. ret |= pmic_reg_write(p, DA9053_SUPPLY_REG, val);
  311. /* Set Vcc peripheral to 1.30V */
  312. ret |= pmic_reg_write(p, DA9053_BUCKPRO_REG, 0x62);
  313. ret |= pmic_reg_write(p, DA9053_SUPPLY_REG, 0x62);
  314. }
  315. if (!i2c_probe(CONFIG_SYS_FSL_PMIC_I2C_ADDR)) {
  316. pmic_init();
  317. p = get_pmic();
  318. /* Set VDDGP to 1.25V for 1GHz on SW1 */
  319. pmic_reg_read(p, REG_SW_0, &val);
  320. val = (val & ~SWx_VOLT_MASK_MC34708) | SWx_1_250V_MC34708;
  321. ret = pmic_reg_write(p, REG_SW_0, val);
  322. /* Set VCC as 1.30V on SW2 */
  323. pmic_reg_read(p, REG_SW_1, &val);
  324. val = (val & ~SWx_VOLT_MASK_MC34708) | SWx_1_300V_MC34708;
  325. ret |= pmic_reg_write(p, REG_SW_1, val);
  326. /* Set global reset timer to 4s */
  327. pmic_reg_read(p, REG_POWER_CTL2, &val);
  328. val = (val & ~TIMER_MASK_MC34708) | TIMER_4S_MC34708;
  329. ret |= pmic_reg_write(p, REG_POWER_CTL2, val);
  330. /* Set VUSBSEL and VUSBEN for USB PHY supply*/
  331. pmic_reg_read(p, REG_MODE_0, &val);
  332. val |= (VUSBSEL_MC34708 | VUSBEN_MC34708);
  333. ret |= pmic_reg_write(p, REG_MODE_0, val);
  334. /* Set SWBST to 5V in auto mode */
  335. val = SWBST_AUTO;
  336. ret |= pmic_reg_write(p, SWBST_CTRL, val);
  337. }
  338. return ret;
  339. }
  340. static void clock_1GHz(void)
  341. {
  342. int ret;
  343. u32 ref_clk = CONFIG_SYS_MX5_HCLK;
  344. /*
  345. * After increasing voltage to 1.25V, we can switch
  346. * CPU clock to 1GHz and DDR to 400MHz safely
  347. */
  348. ret = mxc_set_clock(ref_clk, 1000, MXC_ARM_CLK);
  349. if (ret)
  350. printf("CPU: Switch CPU clock to 1GHZ failed\n");
  351. ret = mxc_set_clock(ref_clk, 400, MXC_PERIPH_CLK);
  352. ret |= mxc_set_clock(ref_clk, 400, MXC_DDR_CLK);
  353. if (ret)
  354. printf("CPU: Switch DDR clock to 400MHz failed\n");
  355. }
  356. int board_early_init_f(void)
  357. {
  358. setup_iomux_uart();
  359. setup_iomux_fec();
  360. return 0;
  361. }
  362. int print_cpuinfo(void)
  363. {
  364. u32 cpurev;
  365. cpurev = get_cpu_rev();
  366. printf("CPU: Freescale i.MX%x family rev%d.%d at %d MHz\n",
  367. (cpurev & 0xFF000) >> 12,
  368. (cpurev & 0x000F0) >> 4,
  369. (cpurev & 0x0000F) >> 0,
  370. mxc_get_clock(MXC_ARM_CLK) / 1000000);
  371. printf("Reset cause: %s\n", get_reset_cause());
  372. return 0;
  373. }
  374. #ifdef CONFIG_BOARD_LATE_INIT
  375. int board_late_init(void)
  376. {
  377. setup_iomux_i2c();
  378. if (!power_init())
  379. clock_1GHz();
  380. print_cpuinfo();
  381. return 0;
  382. }
  383. #endif
  384. int board_init(void)
  385. {
  386. gd->bd->bi_boot_params = PHYS_SDRAM_1 + 0x100;
  387. mxc_set_sata_internal_clock();
  388. return 0;
  389. }
  390. int checkboard(void)
  391. {
  392. puts("Board: MX53 LOCO\n");
  393. return 0;
  394. }