cmd_i2c.c 38 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625
  1. /*
  2. * (C) Copyright 2001
  3. * Gerald Van Baren, Custom IDEAS, vanbaren@cideas.com.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * I2C Functions similar to the standard memory functions.
  25. *
  26. * There are several parameters in many of the commands that bear further
  27. * explanations:
  28. *
  29. * {i2c_chip} is the I2C chip address (the first byte sent on the bus).
  30. * Each I2C chip on the bus has a unique address. On the I2C data bus,
  31. * the address is the upper seven bits and the LSB is the "read/write"
  32. * bit. Note that the {i2c_chip} address specified on the command
  33. * line is not shifted up: e.g. a typical EEPROM memory chip may have
  34. * an I2C address of 0x50, but the data put on the bus will be 0xA0
  35. * for write and 0xA1 for read. This "non shifted" address notation
  36. * matches at least half of the data sheets :-/.
  37. *
  38. * {addr} is the address (or offset) within the chip. Small memory
  39. * chips have 8 bit addresses. Large memory chips have 16 bit
  40. * addresses. Other memory chips have 9, 10, or 11 bit addresses.
  41. * Many non-memory chips have multiple registers and {addr} is used
  42. * as the register index. Some non-memory chips have only one register
  43. * and therefore don't need any {addr} parameter.
  44. *
  45. * The default {addr} parameter is one byte (.1) which works well for
  46. * memories and registers with 8 bits of address space.
  47. *
  48. * You can specify the length of the {addr} field with the optional .0,
  49. * .1, or .2 modifier (similar to the .b, .w, .l modifier). If you are
  50. * manipulating a single register device which doesn't use an address
  51. * field, use "0.0" for the address and the ".0" length field will
  52. * suppress the address in the I2C data stream. This also works for
  53. * successive reads using the I2C auto-incrementing memory pointer.
  54. *
  55. * If you are manipulating a large memory with 2-byte addresses, use
  56. * the .2 address modifier, e.g. 210.2 addresses location 528 (decimal).
  57. *
  58. * Then there are the unfortunate memory chips that spill the most
  59. * significant 1, 2, or 3 bits of address into the chip address byte.
  60. * This effectively makes one chip (logically) look like 2, 4, or
  61. * 8 chips. This is handled (awkwardly) by #defining
  62. * CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW and using the .1 modifier on the
  63. * {addr} field (since .1 is the default, it doesn't actually have to
  64. * be specified). Examples: given a memory chip at I2C chip address
  65. * 0x50, the following would happen...
  66. * i2c md 50 0 10 display 16 bytes starting at 0x000
  67. * On the bus: <S> A0 00 <E> <S> A1 <rd> ... <rd>
  68. * i2c md 50 100 10 display 16 bytes starting at 0x100
  69. * On the bus: <S> A2 00 <E> <S> A3 <rd> ... <rd>
  70. * i2c md 50 210 10 display 16 bytes starting at 0x210
  71. * On the bus: <S> A4 10 <E> <S> A5 <rd> ... <rd>
  72. * This is awfully ugly. It would be nice if someone would think up
  73. * a better way of handling this.
  74. *
  75. * Adapted from cmd_mem.c which is copyright Wolfgang Denk (wd@denx.de).
  76. */
  77. #include <common.h>
  78. #include <command.h>
  79. #include <environment.h>
  80. #include <i2c.h>
  81. #include <malloc.h>
  82. #include <asm/byteorder.h>
  83. /* Display values from last command.
  84. * Memory modify remembered values are different from display memory.
  85. */
  86. static uchar i2c_dp_last_chip;
  87. static uint i2c_dp_last_addr;
  88. static uint i2c_dp_last_alen;
  89. static uint i2c_dp_last_length = 0x10;
  90. static uchar i2c_mm_last_chip;
  91. static uint i2c_mm_last_addr;
  92. static uint i2c_mm_last_alen;
  93. /* If only one I2C bus is present, the list of devices to ignore when
  94. * the probe command is issued is represented by a 1D array of addresses.
  95. * When multiple buses are present, the list is an array of bus-address
  96. * pairs. The following macros take care of this */
  97. #if defined(CONFIG_SYS_I2C_NOPROBES)
  98. #if defined(CONFIG_I2C_MULTI_BUS)
  99. static struct
  100. {
  101. uchar bus;
  102. uchar addr;
  103. } i2c_no_probes[] = CONFIG_SYS_I2C_NOPROBES;
  104. #define GET_BUS_NUM i2c_get_bus_num()
  105. #define COMPARE_BUS(b,i) (i2c_no_probes[(i)].bus == (b))
  106. #define COMPARE_ADDR(a,i) (i2c_no_probes[(i)].addr == (a))
  107. #define NO_PROBE_ADDR(i) i2c_no_probes[(i)].addr
  108. #else /* single bus */
  109. static uchar i2c_no_probes[] = CONFIG_SYS_I2C_NOPROBES;
  110. #define GET_BUS_NUM 0
  111. #define COMPARE_BUS(b,i) ((b) == 0) /* Make compiler happy */
  112. #define COMPARE_ADDR(a,i) (i2c_no_probes[(i)] == (a))
  113. #define NO_PROBE_ADDR(i) i2c_no_probes[(i)]
  114. #endif /* CONFIG_MULTI_BUS */
  115. #define NUM_ELEMENTS_NOPROBE (sizeof(i2c_no_probes)/sizeof(i2c_no_probes[0]))
  116. #endif
  117. #if defined(CONFIG_I2C_MUX)
  118. static I2C_MUX_DEVICE *i2c_mux_devices = NULL;
  119. static int i2c_mux_busid = CONFIG_SYS_MAX_I2C_BUS;
  120. DECLARE_GLOBAL_DATA_PTR;
  121. #endif
  122. #define DISP_LINE_LEN 16
  123. /* implement possible board specific board init */
  124. void __def_i2c_init_board(void)
  125. {
  126. return;
  127. }
  128. void i2c_init_board(void)
  129. __attribute__((weak, alias("__def_i2c_init_board")));
  130. /* TODO: Implement architecture-specific get/set functions */
  131. unsigned int __def_i2c_get_bus_speed(void)
  132. {
  133. return CONFIG_SYS_I2C_SPEED;
  134. }
  135. unsigned int i2c_get_bus_speed(void)
  136. __attribute__((weak, alias("__def_i2c_get_bus_speed")));
  137. int __def_i2c_set_bus_speed(unsigned int speed)
  138. {
  139. if (speed != CONFIG_SYS_I2C_SPEED)
  140. return -1;
  141. return 0;
  142. }
  143. int i2c_set_bus_speed(unsigned int)
  144. __attribute__((weak, alias("__def_i2c_set_bus_speed")));
  145. /*
  146. * get_alen: small parser helper function to get address length
  147. * returns the address length
  148. */
  149. static uint get_alen(char *arg)
  150. {
  151. int j;
  152. int alen;
  153. alen = 1;
  154. for (j = 0; j < 8; j++) {
  155. if (arg[j] == '.') {
  156. alen = arg[j+1] - '0';
  157. break;
  158. } else if (arg[j] == '\0')
  159. break;
  160. }
  161. return alen;
  162. }
  163. /*
  164. * Syntax:
  165. * i2c read {i2c_chip} {devaddr}{.0, .1, .2} {len} {memaddr}
  166. */
  167. static int do_i2c_read ( cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
  168. {
  169. u_char chip;
  170. uint devaddr, alen, length;
  171. u_char *memaddr;
  172. if (argc != 5)
  173. return CMD_RET_USAGE;
  174. /*
  175. * I2C chip address
  176. */
  177. chip = simple_strtoul(argv[1], NULL, 16);
  178. /*
  179. * I2C data address within the chip. This can be 1 or
  180. * 2 bytes long. Some day it might be 3 bytes long :-).
  181. */
  182. devaddr = simple_strtoul(argv[2], NULL, 16);
  183. alen = get_alen(argv[2]);
  184. if (alen > 3)
  185. return CMD_RET_USAGE;
  186. /*
  187. * Length is the number of objects, not number of bytes.
  188. */
  189. length = simple_strtoul(argv[3], NULL, 16);
  190. /*
  191. * memaddr is the address where to store things in memory
  192. */
  193. memaddr = (u_char *)simple_strtoul(argv[4], NULL, 16);
  194. if (i2c_read(chip, devaddr, alen, memaddr, length) != 0) {
  195. puts ("Error reading the chip.\n");
  196. return 1;
  197. }
  198. return 0;
  199. }
  200. static int do_i2c_write(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
  201. {
  202. u_char chip;
  203. uint devaddr, alen, length;
  204. u_char *memaddr;
  205. if (argc != 5)
  206. return cmd_usage(cmdtp);
  207. /*
  208. * memaddr is the address where to store things in memory
  209. */
  210. memaddr = (u_char *)simple_strtoul(argv[1], NULL, 16);
  211. /*
  212. * I2C chip address
  213. */
  214. chip = simple_strtoul(argv[2], NULL, 16);
  215. /*
  216. * I2C data address within the chip. This can be 1 or
  217. * 2 bytes long. Some day it might be 3 bytes long :-).
  218. */
  219. devaddr = simple_strtoul(argv[3], NULL, 16);
  220. alen = get_alen(argv[3]);
  221. if (alen > 3)
  222. return cmd_usage(cmdtp);
  223. /*
  224. * Length is the number of objects, not number of bytes.
  225. */
  226. length = simple_strtoul(argv[4], NULL, 16);
  227. while (length-- > 0) {
  228. if (i2c_write(chip, devaddr++, alen, memaddr++, 1) != 0) {
  229. puts("Error writing to the chip.\n");
  230. return 1;
  231. }
  232. /*
  233. * No write delay with FRAM devices.
  234. */
  235. #if !defined(CONFIG_SYS_I2C_FRAM)
  236. udelay(11000);
  237. #endif
  238. }
  239. return 0;
  240. }
  241. /*
  242. * Syntax:
  243. * i2c md {i2c_chip} {addr}{.0, .1, .2} {len}
  244. */
  245. static int do_i2c_md ( cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
  246. {
  247. u_char chip;
  248. uint addr, alen, length;
  249. int j, nbytes, linebytes;
  250. /* We use the last specified parameters, unless new ones are
  251. * entered.
  252. */
  253. chip = i2c_dp_last_chip;
  254. addr = i2c_dp_last_addr;
  255. alen = i2c_dp_last_alen;
  256. length = i2c_dp_last_length;
  257. if (argc < 3)
  258. return CMD_RET_USAGE;
  259. if ((flag & CMD_FLAG_REPEAT) == 0) {
  260. /*
  261. * New command specified.
  262. */
  263. /*
  264. * I2C chip address
  265. */
  266. chip = simple_strtoul(argv[1], NULL, 16);
  267. /*
  268. * I2C data address within the chip. This can be 1 or
  269. * 2 bytes long. Some day it might be 3 bytes long :-).
  270. */
  271. addr = simple_strtoul(argv[2], NULL, 16);
  272. alen = get_alen(argv[2]);
  273. if (alen > 3)
  274. return CMD_RET_USAGE;
  275. /*
  276. * If another parameter, it is the length to display.
  277. * Length is the number of objects, not number of bytes.
  278. */
  279. if (argc > 3)
  280. length = simple_strtoul(argv[3], NULL, 16);
  281. }
  282. /*
  283. * Print the lines.
  284. *
  285. * We buffer all read data, so we can make sure data is read only
  286. * once.
  287. */
  288. nbytes = length;
  289. do {
  290. unsigned char linebuf[DISP_LINE_LEN];
  291. unsigned char *cp;
  292. linebytes = (nbytes > DISP_LINE_LEN) ? DISP_LINE_LEN : nbytes;
  293. if (i2c_read(chip, addr, alen, linebuf, linebytes) != 0)
  294. puts ("Error reading the chip.\n");
  295. else {
  296. printf("%04x:", addr);
  297. cp = linebuf;
  298. for (j=0; j<linebytes; j++) {
  299. printf(" %02x", *cp++);
  300. addr++;
  301. }
  302. puts (" ");
  303. cp = linebuf;
  304. for (j=0; j<linebytes; j++) {
  305. if ((*cp < 0x20) || (*cp > 0x7e))
  306. puts (".");
  307. else
  308. printf("%c", *cp);
  309. cp++;
  310. }
  311. putc ('\n');
  312. }
  313. nbytes -= linebytes;
  314. } while (nbytes > 0);
  315. i2c_dp_last_chip = chip;
  316. i2c_dp_last_addr = addr;
  317. i2c_dp_last_alen = alen;
  318. i2c_dp_last_length = length;
  319. return 0;
  320. }
  321. /* Write (fill) memory
  322. *
  323. * Syntax:
  324. * i2c mw {i2c_chip} {addr}{.0, .1, .2} {data} [{count}]
  325. */
  326. static int do_i2c_mw ( cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
  327. {
  328. uchar chip;
  329. ulong addr;
  330. uint alen;
  331. uchar byte;
  332. int count;
  333. if ((argc < 4) || (argc > 5))
  334. return CMD_RET_USAGE;
  335. /*
  336. * Chip is always specified.
  337. */
  338. chip = simple_strtoul(argv[1], NULL, 16);
  339. /*
  340. * Address is always specified.
  341. */
  342. addr = simple_strtoul(argv[2], NULL, 16);
  343. alen = get_alen(argv[2]);
  344. if (alen > 3)
  345. return CMD_RET_USAGE;
  346. /*
  347. * Value to write is always specified.
  348. */
  349. byte = simple_strtoul(argv[3], NULL, 16);
  350. /*
  351. * Optional count
  352. */
  353. if (argc == 5)
  354. count = simple_strtoul(argv[4], NULL, 16);
  355. else
  356. count = 1;
  357. while (count-- > 0) {
  358. if (i2c_write(chip, addr++, alen, &byte, 1) != 0)
  359. puts ("Error writing the chip.\n");
  360. /*
  361. * Wait for the write to complete. The write can take
  362. * up to 10mSec (we allow a little more time).
  363. */
  364. /*
  365. * No write delay with FRAM devices.
  366. */
  367. #if !defined(CONFIG_SYS_I2C_FRAM)
  368. udelay(11000);
  369. #endif
  370. }
  371. return (0);
  372. }
  373. /* Calculate a CRC on memory
  374. *
  375. * Syntax:
  376. * i2c crc32 {i2c_chip} {addr}{.0, .1, .2} {count}
  377. */
  378. static int do_i2c_crc (cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
  379. {
  380. uchar chip;
  381. ulong addr;
  382. uint alen;
  383. int count;
  384. uchar byte;
  385. ulong crc;
  386. ulong err;
  387. if (argc < 4)
  388. return CMD_RET_USAGE;
  389. /*
  390. * Chip is always specified.
  391. */
  392. chip = simple_strtoul(argv[1], NULL, 16);
  393. /*
  394. * Address is always specified.
  395. */
  396. addr = simple_strtoul(argv[2], NULL, 16);
  397. alen = get_alen(argv[2]);
  398. if (alen > 3)
  399. return CMD_RET_USAGE;
  400. /*
  401. * Count is always specified
  402. */
  403. count = simple_strtoul(argv[3], NULL, 16);
  404. printf ("CRC32 for %08lx ... %08lx ==> ", addr, addr + count - 1);
  405. /*
  406. * CRC a byte at a time. This is going to be slooow, but hey, the
  407. * memories are small and slow too so hopefully nobody notices.
  408. */
  409. crc = 0;
  410. err = 0;
  411. while (count-- > 0) {
  412. if (i2c_read(chip, addr, alen, &byte, 1) != 0)
  413. err++;
  414. crc = crc32 (crc, &byte, 1);
  415. addr++;
  416. }
  417. if (err > 0)
  418. puts ("Error reading the chip,\n");
  419. else
  420. printf ("%08lx\n", crc);
  421. return 0;
  422. }
  423. /* Modify memory.
  424. *
  425. * Syntax:
  426. * i2c mm{.b, .w, .l} {i2c_chip} {addr}{.0, .1, .2}
  427. * i2c nm{.b, .w, .l} {i2c_chip} {addr}{.0, .1, .2}
  428. */
  429. static int
  430. mod_i2c_mem(cmd_tbl_t *cmdtp, int incrflag, int flag, int argc, char * const argv[])
  431. {
  432. uchar chip;
  433. ulong addr;
  434. uint alen;
  435. ulong data;
  436. int size = 1;
  437. int nbytes;
  438. if (argc != 3)
  439. return CMD_RET_USAGE;
  440. #ifdef CONFIG_BOOT_RETRY_TIME
  441. reset_cmd_timeout(); /* got a good command to get here */
  442. #endif
  443. /*
  444. * We use the last specified parameters, unless new ones are
  445. * entered.
  446. */
  447. chip = i2c_mm_last_chip;
  448. addr = i2c_mm_last_addr;
  449. alen = i2c_mm_last_alen;
  450. if ((flag & CMD_FLAG_REPEAT) == 0) {
  451. /*
  452. * New command specified. Check for a size specification.
  453. * Defaults to byte if no or incorrect specification.
  454. */
  455. size = cmd_get_data_size(argv[0], 1);
  456. /*
  457. * Chip is always specified.
  458. */
  459. chip = simple_strtoul(argv[1], NULL, 16);
  460. /*
  461. * Address is always specified.
  462. */
  463. addr = simple_strtoul(argv[2], NULL, 16);
  464. alen = get_alen(argv[2]);
  465. if (alen > 3)
  466. return CMD_RET_USAGE;
  467. }
  468. /*
  469. * Print the address, followed by value. Then accept input for
  470. * the next value. A non-converted value exits.
  471. */
  472. do {
  473. printf("%08lx:", addr);
  474. if (i2c_read(chip, addr, alen, (uchar *)&data, size) != 0)
  475. puts ("\nError reading the chip,\n");
  476. else {
  477. data = cpu_to_be32(data);
  478. if (size == 1)
  479. printf(" %02lx", (data >> 24) & 0x000000FF);
  480. else if (size == 2)
  481. printf(" %04lx", (data >> 16) & 0x0000FFFF);
  482. else
  483. printf(" %08lx", data);
  484. }
  485. nbytes = readline (" ? ");
  486. if (nbytes == 0) {
  487. /*
  488. * <CR> pressed as only input, don't modify current
  489. * location and move to next.
  490. */
  491. if (incrflag)
  492. addr += size;
  493. nbytes = size;
  494. #ifdef CONFIG_BOOT_RETRY_TIME
  495. reset_cmd_timeout(); /* good enough to not time out */
  496. #endif
  497. }
  498. #ifdef CONFIG_BOOT_RETRY_TIME
  499. else if (nbytes == -2)
  500. break; /* timed out, exit the command */
  501. #endif
  502. else {
  503. char *endp;
  504. data = simple_strtoul(console_buffer, &endp, 16);
  505. if (size == 1)
  506. data = data << 24;
  507. else if (size == 2)
  508. data = data << 16;
  509. data = be32_to_cpu(data);
  510. nbytes = endp - console_buffer;
  511. if (nbytes) {
  512. #ifdef CONFIG_BOOT_RETRY_TIME
  513. /*
  514. * good enough to not time out
  515. */
  516. reset_cmd_timeout();
  517. #endif
  518. if (i2c_write(chip, addr, alen, (uchar *)&data, size) != 0)
  519. puts ("Error writing the chip.\n");
  520. #ifdef CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS
  521. udelay(CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS * 1000);
  522. #endif
  523. if (incrflag)
  524. addr += size;
  525. }
  526. }
  527. } while (nbytes);
  528. i2c_mm_last_chip = chip;
  529. i2c_mm_last_addr = addr;
  530. i2c_mm_last_alen = alen;
  531. return 0;
  532. }
  533. /*
  534. * Syntax:
  535. * i2c probe {addr}
  536. *
  537. * Returns zero (success) if one or more I2C devices was found
  538. */
  539. static int do_i2c_probe (cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
  540. {
  541. int j;
  542. int addr = -1;
  543. int found = 0;
  544. #if defined(CONFIG_SYS_I2C_NOPROBES)
  545. int k, skip;
  546. uchar bus = GET_BUS_NUM;
  547. #endif /* NOPROBES */
  548. if (argc == 2)
  549. addr = simple_strtol(argv[1], 0, 16);
  550. puts ("Valid chip addresses:");
  551. for (j = 0; j < 128; j++) {
  552. if ((0 <= addr) && (j != addr))
  553. continue;
  554. #if defined(CONFIG_SYS_I2C_NOPROBES)
  555. skip = 0;
  556. for (k=0; k < NUM_ELEMENTS_NOPROBE; k++) {
  557. if (COMPARE_BUS(bus, k) && COMPARE_ADDR(j, k)) {
  558. skip = 1;
  559. break;
  560. }
  561. }
  562. if (skip)
  563. continue;
  564. #endif
  565. if (i2c_probe(j) == 0) {
  566. printf(" %02X", j);
  567. found++;
  568. }
  569. }
  570. putc ('\n');
  571. #if defined(CONFIG_SYS_I2C_NOPROBES)
  572. puts ("Excluded chip addresses:");
  573. for (k=0; k < NUM_ELEMENTS_NOPROBE; k++) {
  574. if (COMPARE_BUS(bus,k))
  575. printf(" %02X", NO_PROBE_ADDR(k));
  576. }
  577. putc ('\n');
  578. #endif
  579. return (0 == found);
  580. }
  581. /*
  582. * Syntax:
  583. * i2c loop {i2c_chip} {addr}{.0, .1, .2} [{length}] [{delay}]
  584. * {length} - Number of bytes to read
  585. * {delay} - A DECIMAL number and defaults to 1000 uSec
  586. */
  587. static int do_i2c_loop(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
  588. {
  589. u_char chip;
  590. ulong alen;
  591. uint addr;
  592. uint length;
  593. u_char bytes[16];
  594. int delay;
  595. if (argc < 3)
  596. return CMD_RET_USAGE;
  597. /*
  598. * Chip is always specified.
  599. */
  600. chip = simple_strtoul(argv[1], NULL, 16);
  601. /*
  602. * Address is always specified.
  603. */
  604. addr = simple_strtoul(argv[2], NULL, 16);
  605. alen = get_alen(argv[2]);
  606. if (alen > 3)
  607. return CMD_RET_USAGE;
  608. /*
  609. * Length is the number of objects, not number of bytes.
  610. */
  611. length = 1;
  612. length = simple_strtoul(argv[3], NULL, 16);
  613. if (length > sizeof(bytes))
  614. length = sizeof(bytes);
  615. /*
  616. * The delay time (uSec) is optional.
  617. */
  618. delay = 1000;
  619. if (argc > 3)
  620. delay = simple_strtoul(argv[4], NULL, 10);
  621. /*
  622. * Run the loop...
  623. */
  624. while (1) {
  625. if (i2c_read(chip, addr, alen, bytes, length) != 0)
  626. puts ("Error reading the chip.\n");
  627. udelay(delay);
  628. }
  629. /* NOTREACHED */
  630. return 0;
  631. }
  632. /*
  633. * The SDRAM command is separately configured because many
  634. * (most?) embedded boards don't use SDRAM DIMMs.
  635. */
  636. #if defined(CONFIG_CMD_SDRAM)
  637. static void print_ddr2_tcyc (u_char const b)
  638. {
  639. printf ("%d.", (b >> 4) & 0x0F);
  640. switch (b & 0x0F) {
  641. case 0x0:
  642. case 0x1:
  643. case 0x2:
  644. case 0x3:
  645. case 0x4:
  646. case 0x5:
  647. case 0x6:
  648. case 0x7:
  649. case 0x8:
  650. case 0x9:
  651. printf ("%d ns\n", b & 0x0F);
  652. break;
  653. case 0xA:
  654. puts ("25 ns\n");
  655. break;
  656. case 0xB:
  657. puts ("33 ns\n");
  658. break;
  659. case 0xC:
  660. puts ("66 ns\n");
  661. break;
  662. case 0xD:
  663. puts ("75 ns\n");
  664. break;
  665. default:
  666. puts ("?? ns\n");
  667. break;
  668. }
  669. }
  670. static void decode_bits (u_char const b, char const *str[], int const do_once)
  671. {
  672. u_char mask;
  673. for (mask = 0x80; mask != 0x00; mask >>= 1, ++str) {
  674. if (b & mask) {
  675. puts (*str);
  676. if (do_once)
  677. return;
  678. }
  679. }
  680. }
  681. /*
  682. * Syntax:
  683. * i2c sdram {i2c_chip}
  684. */
  685. static int do_sdram (cmd_tbl_t * cmdtp, int flag, int argc, char * const argv[])
  686. {
  687. enum { unknown, EDO, SDRAM, DDR2 } type;
  688. u_char chip;
  689. u_char data[128];
  690. u_char cksum;
  691. int j;
  692. static const char *decode_CAS_DDR2[] = {
  693. " TBD", " 6", " 5", " 4", " 3", " 2", " TBD", " TBD"
  694. };
  695. static const char *decode_CAS_default[] = {
  696. " TBD", " 7", " 6", " 5", " 4", " 3", " 2", " 1"
  697. };
  698. static const char *decode_CS_WE_default[] = {
  699. " TBD", " 6", " 5", " 4", " 3", " 2", " 1", " 0"
  700. };
  701. static const char *decode_byte21_default[] = {
  702. " TBD (bit 7)\n",
  703. " Redundant row address\n",
  704. " Differential clock input\n",
  705. " Registerd DQMB inputs\n",
  706. " Buffered DQMB inputs\n",
  707. " On-card PLL\n",
  708. " Registered address/control lines\n",
  709. " Buffered address/control lines\n"
  710. };
  711. static const char *decode_byte22_DDR2[] = {
  712. " TBD (bit 7)\n",
  713. " TBD (bit 6)\n",
  714. " TBD (bit 5)\n",
  715. " TBD (bit 4)\n",
  716. " TBD (bit 3)\n",
  717. " Supports partial array self refresh\n",
  718. " Supports 50 ohm ODT\n",
  719. " Supports weak driver\n"
  720. };
  721. static const char *decode_row_density_DDR2[] = {
  722. "512 MiB", "256 MiB", "128 MiB", "16 GiB",
  723. "8 GiB", "4 GiB", "2 GiB", "1 GiB"
  724. };
  725. static const char *decode_row_density_default[] = {
  726. "512 MiB", "256 MiB", "128 MiB", "64 MiB",
  727. "32 MiB", "16 MiB", "8 MiB", "4 MiB"
  728. };
  729. if (argc < 2)
  730. return CMD_RET_USAGE;
  731. /*
  732. * Chip is always specified.
  733. */
  734. chip = simple_strtoul (argv[1], NULL, 16);
  735. if (i2c_read (chip, 0, 1, data, sizeof (data)) != 0) {
  736. puts ("No SDRAM Serial Presence Detect found.\n");
  737. return 1;
  738. }
  739. cksum = 0;
  740. for (j = 0; j < 63; j++) {
  741. cksum += data[j];
  742. }
  743. if (cksum != data[63]) {
  744. printf ("WARNING: Configuration data checksum failure:\n"
  745. " is 0x%02x, calculated 0x%02x\n", data[63], cksum);
  746. }
  747. printf ("SPD data revision %d.%d\n",
  748. (data[62] >> 4) & 0x0F, data[62] & 0x0F);
  749. printf ("Bytes used 0x%02X\n", data[0]);
  750. printf ("Serial memory size 0x%02X\n", 1 << data[1]);
  751. puts ("Memory type ");
  752. switch (data[2]) {
  753. case 2:
  754. type = EDO;
  755. puts ("EDO\n");
  756. break;
  757. case 4:
  758. type = SDRAM;
  759. puts ("SDRAM\n");
  760. break;
  761. case 8:
  762. type = DDR2;
  763. puts ("DDR2\n");
  764. break;
  765. default:
  766. type = unknown;
  767. puts ("unknown\n");
  768. break;
  769. }
  770. puts ("Row address bits ");
  771. if ((data[3] & 0x00F0) == 0)
  772. printf ("%d\n", data[3] & 0x0F);
  773. else
  774. printf ("%d/%d\n", data[3] & 0x0F, (data[3] >> 4) & 0x0F);
  775. puts ("Column address bits ");
  776. if ((data[4] & 0x00F0) == 0)
  777. printf ("%d\n", data[4] & 0x0F);
  778. else
  779. printf ("%d/%d\n", data[4] & 0x0F, (data[4] >> 4) & 0x0F);
  780. switch (type) {
  781. case DDR2:
  782. printf ("Number of ranks %d\n",
  783. (data[5] & 0x07) + 1);
  784. break;
  785. default:
  786. printf ("Module rows %d\n", data[5]);
  787. break;
  788. }
  789. switch (type) {
  790. case DDR2:
  791. printf ("Module data width %d bits\n", data[6]);
  792. break;
  793. default:
  794. printf ("Module data width %d bits\n",
  795. (data[7] << 8) | data[6]);
  796. break;
  797. }
  798. puts ("Interface signal levels ");
  799. switch(data[8]) {
  800. case 0: puts ("TTL 5.0 V\n"); break;
  801. case 1: puts ("LVTTL\n"); break;
  802. case 2: puts ("HSTL 1.5 V\n"); break;
  803. case 3: puts ("SSTL 3.3 V\n"); break;
  804. case 4: puts ("SSTL 2.5 V\n"); break;
  805. case 5: puts ("SSTL 1.8 V\n"); break;
  806. default: puts ("unknown\n"); break;
  807. }
  808. switch (type) {
  809. case DDR2:
  810. printf ("SDRAM cycle time ");
  811. print_ddr2_tcyc (data[9]);
  812. break;
  813. default:
  814. printf ("SDRAM cycle time %d.%d ns\n",
  815. (data[9] >> 4) & 0x0F, data[9] & 0x0F);
  816. break;
  817. }
  818. switch (type) {
  819. case DDR2:
  820. printf ("SDRAM access time 0.%d%d ns\n",
  821. (data[10] >> 4) & 0x0F, data[10] & 0x0F);
  822. break;
  823. default:
  824. printf ("SDRAM access time %d.%d ns\n",
  825. (data[10] >> 4) & 0x0F, data[10] & 0x0F);
  826. break;
  827. }
  828. puts ("EDC configuration ");
  829. switch (data[11]) {
  830. case 0: puts ("None\n"); break;
  831. case 1: puts ("Parity\n"); break;
  832. case 2: puts ("ECC\n"); break;
  833. default: puts ("unknown\n"); break;
  834. }
  835. if ((data[12] & 0x80) == 0)
  836. puts ("No self refresh, rate ");
  837. else
  838. puts ("Self refresh, rate ");
  839. switch(data[12] & 0x7F) {
  840. case 0: puts ("15.625 us\n"); break;
  841. case 1: puts ("3.9 us\n"); break;
  842. case 2: puts ("7.8 us\n"); break;
  843. case 3: puts ("31.3 us\n"); break;
  844. case 4: puts ("62.5 us\n"); break;
  845. case 5: puts ("125 us\n"); break;
  846. default: puts ("unknown\n"); break;
  847. }
  848. switch (type) {
  849. case DDR2:
  850. printf ("SDRAM width (primary) %d\n", data[13]);
  851. break;
  852. default:
  853. printf ("SDRAM width (primary) %d\n", data[13] & 0x7F);
  854. if ((data[13] & 0x80) != 0) {
  855. printf (" (second bank) %d\n",
  856. 2 * (data[13] & 0x7F));
  857. }
  858. break;
  859. }
  860. switch (type) {
  861. case DDR2:
  862. if (data[14] != 0)
  863. printf ("EDC width %d\n", data[14]);
  864. break;
  865. default:
  866. if (data[14] != 0) {
  867. printf ("EDC width %d\n",
  868. data[14] & 0x7F);
  869. if ((data[14] & 0x80) != 0) {
  870. printf (" (second bank) %d\n",
  871. 2 * (data[14] & 0x7F));
  872. }
  873. }
  874. break;
  875. }
  876. if (DDR2 != type) {
  877. printf ("Min clock delay, back-to-back random column addresses "
  878. "%d\n", data[15]);
  879. }
  880. puts ("Burst length(s) ");
  881. if (data[16] & 0x80) puts (" Page");
  882. if (data[16] & 0x08) puts (" 8");
  883. if (data[16] & 0x04) puts (" 4");
  884. if (data[16] & 0x02) puts (" 2");
  885. if (data[16] & 0x01) puts (" 1");
  886. putc ('\n');
  887. printf ("Number of banks %d\n", data[17]);
  888. switch (type) {
  889. case DDR2:
  890. puts ("CAS latency(s) ");
  891. decode_bits (data[18], decode_CAS_DDR2, 0);
  892. putc ('\n');
  893. break;
  894. default:
  895. puts ("CAS latency(s) ");
  896. decode_bits (data[18], decode_CAS_default, 0);
  897. putc ('\n');
  898. break;
  899. }
  900. if (DDR2 != type) {
  901. puts ("CS latency(s) ");
  902. decode_bits (data[19], decode_CS_WE_default, 0);
  903. putc ('\n');
  904. }
  905. if (DDR2 != type) {
  906. puts ("WE latency(s) ");
  907. decode_bits (data[20], decode_CS_WE_default, 0);
  908. putc ('\n');
  909. }
  910. switch (type) {
  911. case DDR2:
  912. puts ("Module attributes:\n");
  913. if (data[21] & 0x80)
  914. puts (" TBD (bit 7)\n");
  915. if (data[21] & 0x40)
  916. puts (" Analysis probe installed\n");
  917. if (data[21] & 0x20)
  918. puts (" TBD (bit 5)\n");
  919. if (data[21] & 0x10)
  920. puts (" FET switch external enable\n");
  921. printf (" %d PLLs on DIMM\n", (data[21] >> 2) & 0x03);
  922. if (data[20] & 0x11) {
  923. printf (" %d active registers on DIMM\n",
  924. (data[21] & 0x03) + 1);
  925. }
  926. break;
  927. default:
  928. puts ("Module attributes:\n");
  929. if (!data[21])
  930. puts (" (none)\n");
  931. else
  932. decode_bits (data[21], decode_byte21_default, 0);
  933. break;
  934. }
  935. switch (type) {
  936. case DDR2:
  937. decode_bits (data[22], decode_byte22_DDR2, 0);
  938. break;
  939. default:
  940. puts ("Device attributes:\n");
  941. if (data[22] & 0x80) puts (" TBD (bit 7)\n");
  942. if (data[22] & 0x40) puts (" TBD (bit 6)\n");
  943. if (data[22] & 0x20) puts (" Upper Vcc tolerance 5%\n");
  944. else puts (" Upper Vcc tolerance 10%\n");
  945. if (data[22] & 0x10) puts (" Lower Vcc tolerance 5%\n");
  946. else puts (" Lower Vcc tolerance 10%\n");
  947. if (data[22] & 0x08) puts (" Supports write1/read burst\n");
  948. if (data[22] & 0x04) puts (" Supports precharge all\n");
  949. if (data[22] & 0x02) puts (" Supports auto precharge\n");
  950. if (data[22] & 0x01) puts (" Supports early RAS# precharge\n");
  951. break;
  952. }
  953. switch (type) {
  954. case DDR2:
  955. printf ("SDRAM cycle time (2nd highest CAS latency) ");
  956. print_ddr2_tcyc (data[23]);
  957. break;
  958. default:
  959. printf ("SDRAM cycle time (2nd highest CAS latency) %d."
  960. "%d ns\n", (data[23] >> 4) & 0x0F, data[23] & 0x0F);
  961. break;
  962. }
  963. switch (type) {
  964. case DDR2:
  965. printf ("SDRAM access from clock (2nd highest CAS latency) 0."
  966. "%d%d ns\n", (data[24] >> 4) & 0x0F, data[24] & 0x0F);
  967. break;
  968. default:
  969. printf ("SDRAM access from clock (2nd highest CAS latency) %d."
  970. "%d ns\n", (data[24] >> 4) & 0x0F, data[24] & 0x0F);
  971. break;
  972. }
  973. switch (type) {
  974. case DDR2:
  975. printf ("SDRAM cycle time (3rd highest CAS latency) ");
  976. print_ddr2_tcyc (data[25]);
  977. break;
  978. default:
  979. printf ("SDRAM cycle time (3rd highest CAS latency) %d."
  980. "%d ns\n", (data[25] >> 4) & 0x0F, data[25] & 0x0F);
  981. break;
  982. }
  983. switch (type) {
  984. case DDR2:
  985. printf ("SDRAM access from clock (3rd highest CAS latency) 0."
  986. "%d%d ns\n", (data[26] >> 4) & 0x0F, data[26] & 0x0F);
  987. break;
  988. default:
  989. printf ("SDRAM access from clock (3rd highest CAS latency) %d."
  990. "%d ns\n", (data[26] >> 4) & 0x0F, data[26] & 0x0F);
  991. break;
  992. }
  993. switch (type) {
  994. case DDR2:
  995. printf ("Minimum row precharge %d.%02d ns\n",
  996. (data[27] >> 2) & 0x3F, 25 * (data[27] & 0x03));
  997. break;
  998. default:
  999. printf ("Minimum row precharge %d ns\n", data[27]);
  1000. break;
  1001. }
  1002. switch (type) {
  1003. case DDR2:
  1004. printf ("Row active to row active min %d.%02d ns\n",
  1005. (data[28] >> 2) & 0x3F, 25 * (data[28] & 0x03));
  1006. break;
  1007. default:
  1008. printf ("Row active to row active min %d ns\n", data[28]);
  1009. break;
  1010. }
  1011. switch (type) {
  1012. case DDR2:
  1013. printf ("RAS to CAS delay min %d.%02d ns\n",
  1014. (data[29] >> 2) & 0x3F, 25 * (data[29] & 0x03));
  1015. break;
  1016. default:
  1017. printf ("RAS to CAS delay min %d ns\n", data[29]);
  1018. break;
  1019. }
  1020. printf ("Minimum RAS pulse width %d ns\n", data[30]);
  1021. switch (type) {
  1022. case DDR2:
  1023. puts ("Density of each row ");
  1024. decode_bits (data[31], decode_row_density_DDR2, 1);
  1025. putc ('\n');
  1026. break;
  1027. default:
  1028. puts ("Density of each row ");
  1029. decode_bits (data[31], decode_row_density_default, 1);
  1030. putc ('\n');
  1031. break;
  1032. }
  1033. switch (type) {
  1034. case DDR2:
  1035. puts ("Command and Address setup ");
  1036. if (data[32] >= 0xA0) {
  1037. printf ("1.%d%d ns\n",
  1038. ((data[32] >> 4) & 0x0F) - 10, data[32] & 0x0F);
  1039. } else {
  1040. printf ("0.%d%d ns\n",
  1041. ((data[32] >> 4) & 0x0F), data[32] & 0x0F);
  1042. }
  1043. break;
  1044. default:
  1045. printf ("Command and Address setup %c%d.%d ns\n",
  1046. (data[32] & 0x80) ? '-' : '+',
  1047. (data[32] >> 4) & 0x07, data[32] & 0x0F);
  1048. break;
  1049. }
  1050. switch (type) {
  1051. case DDR2:
  1052. puts ("Command and Address hold ");
  1053. if (data[33] >= 0xA0) {
  1054. printf ("1.%d%d ns\n",
  1055. ((data[33] >> 4) & 0x0F) - 10, data[33] & 0x0F);
  1056. } else {
  1057. printf ("0.%d%d ns\n",
  1058. ((data[33] >> 4) & 0x0F), data[33] & 0x0F);
  1059. }
  1060. break;
  1061. default:
  1062. printf ("Command and Address hold %c%d.%d ns\n",
  1063. (data[33] & 0x80) ? '-' : '+',
  1064. (data[33] >> 4) & 0x07, data[33] & 0x0F);
  1065. break;
  1066. }
  1067. switch (type) {
  1068. case DDR2:
  1069. printf ("Data signal input setup 0.%d%d ns\n",
  1070. (data[34] >> 4) & 0x0F, data[34] & 0x0F);
  1071. break;
  1072. default:
  1073. printf ("Data signal input setup %c%d.%d ns\n",
  1074. (data[34] & 0x80) ? '-' : '+',
  1075. (data[34] >> 4) & 0x07, data[34] & 0x0F);
  1076. break;
  1077. }
  1078. switch (type) {
  1079. case DDR2:
  1080. printf ("Data signal input hold 0.%d%d ns\n",
  1081. (data[35] >> 4) & 0x0F, data[35] & 0x0F);
  1082. break;
  1083. default:
  1084. printf ("Data signal input hold %c%d.%d ns\n",
  1085. (data[35] & 0x80) ? '-' : '+',
  1086. (data[35] >> 4) & 0x07, data[35] & 0x0F);
  1087. break;
  1088. }
  1089. puts ("Manufacturer's JEDEC ID ");
  1090. for (j = 64; j <= 71; j++)
  1091. printf ("%02X ", data[j]);
  1092. putc ('\n');
  1093. printf ("Manufacturing Location %02X\n", data[72]);
  1094. puts ("Manufacturer's Part Number ");
  1095. for (j = 73; j <= 90; j++)
  1096. printf ("%02X ", data[j]);
  1097. putc ('\n');
  1098. printf ("Revision Code %02X %02X\n", data[91], data[92]);
  1099. printf ("Manufacturing Date %02X %02X\n", data[93], data[94]);
  1100. puts ("Assembly Serial Number ");
  1101. for (j = 95; j <= 98; j++)
  1102. printf ("%02X ", data[j]);
  1103. putc ('\n');
  1104. if (DDR2 != type) {
  1105. printf ("Speed rating PC%d\n",
  1106. data[126] == 0x66 ? 66 : data[126]);
  1107. }
  1108. return 0;
  1109. }
  1110. #endif
  1111. #if defined(CONFIG_I2C_MUX)
  1112. static int do_i2c_add_bus(cmd_tbl_t * cmdtp, int flag, int argc, char * const argv[])
  1113. {
  1114. int ret=0;
  1115. if (argc == 1) {
  1116. /* show all busses */
  1117. I2C_MUX *mux;
  1118. I2C_MUX_DEVICE *device = i2c_mux_devices;
  1119. printf ("Busses reached over muxes:\n");
  1120. while (device != NULL) {
  1121. printf ("Bus ID: %x\n", device->busid);
  1122. printf (" reached over Mux(es):\n");
  1123. mux = device->mux;
  1124. while (mux != NULL) {
  1125. printf (" %s@%x ch: %x\n", mux->name, mux->chip, mux->channel);
  1126. mux = mux->next;
  1127. }
  1128. device = device->next;
  1129. }
  1130. } else {
  1131. (void)i2c_mux_ident_muxstring ((uchar *)argv[1]);
  1132. ret = 0;
  1133. }
  1134. return ret;
  1135. }
  1136. #endif /* CONFIG_I2C_MUX */
  1137. #if defined(CONFIG_I2C_MULTI_BUS)
  1138. static int do_i2c_bus_num(cmd_tbl_t * cmdtp, int flag, int argc, char * const argv[])
  1139. {
  1140. int bus_idx, ret=0;
  1141. if (argc == 1)
  1142. /* querying current setting */
  1143. printf("Current bus is %d\n", i2c_get_bus_num());
  1144. else {
  1145. bus_idx = simple_strtoul(argv[1], NULL, 10);
  1146. printf("Setting bus to %d\n", bus_idx);
  1147. ret = i2c_set_bus_num(bus_idx);
  1148. if (ret)
  1149. printf("Failure changing bus number (%d)\n", ret);
  1150. }
  1151. return ret;
  1152. }
  1153. #endif /* CONFIG_I2C_MULTI_BUS */
  1154. static int do_i2c_bus_speed(cmd_tbl_t * cmdtp, int flag, int argc, char * const argv[])
  1155. {
  1156. int speed, ret=0;
  1157. if (argc == 1)
  1158. /* querying current speed */
  1159. printf("Current bus speed=%d\n", i2c_get_bus_speed());
  1160. else {
  1161. speed = simple_strtoul(argv[1], NULL, 10);
  1162. printf("Setting bus speed to %d Hz\n", speed);
  1163. ret = i2c_set_bus_speed(speed);
  1164. if (ret)
  1165. printf("Failure changing bus speed (%d)\n", ret);
  1166. }
  1167. return ret;
  1168. }
  1169. static int do_i2c_mm(cmd_tbl_t * cmdtp, int flag, int argc, char * const argv[])
  1170. {
  1171. return mod_i2c_mem (cmdtp, 1, flag, argc, argv);
  1172. }
  1173. static int do_i2c_nm(cmd_tbl_t * cmdtp, int flag, int argc, char * const argv[])
  1174. {
  1175. return mod_i2c_mem (cmdtp, 0, flag, argc, argv);
  1176. }
  1177. static int do_i2c_reset(cmd_tbl_t * cmdtp, int flag, int argc, char * const argv[])
  1178. {
  1179. i2c_init(CONFIG_SYS_I2C_SPEED, CONFIG_SYS_I2C_SLAVE);
  1180. return 0;
  1181. }
  1182. static cmd_tbl_t cmd_i2c_sub[] = {
  1183. #if defined(CONFIG_I2C_MUX)
  1184. U_BOOT_CMD_MKENT(bus, 1, 1, do_i2c_add_bus, "", ""),
  1185. #endif /* CONFIG_I2C_MUX */
  1186. U_BOOT_CMD_MKENT(crc32, 3, 1, do_i2c_crc, "", ""),
  1187. #if defined(CONFIG_I2C_MULTI_BUS)
  1188. U_BOOT_CMD_MKENT(dev, 1, 1, do_i2c_bus_num, "", ""),
  1189. #endif /* CONFIG_I2C_MULTI_BUS */
  1190. U_BOOT_CMD_MKENT(loop, 3, 1, do_i2c_loop, "", ""),
  1191. U_BOOT_CMD_MKENT(md, 3, 1, do_i2c_md, "", ""),
  1192. U_BOOT_CMD_MKENT(mm, 2, 1, do_i2c_mm, "", ""),
  1193. U_BOOT_CMD_MKENT(mw, 3, 1, do_i2c_mw, "", ""),
  1194. U_BOOT_CMD_MKENT(nm, 2, 1, do_i2c_nm, "", ""),
  1195. U_BOOT_CMD_MKENT(probe, 0, 1, do_i2c_probe, "", ""),
  1196. U_BOOT_CMD_MKENT(read, 5, 1, do_i2c_read, "", ""),
  1197. U_BOOT_CMD_MKENT(write, 5, 0, do_i2c_write, "", ""),
  1198. U_BOOT_CMD_MKENT(reset, 0, 1, do_i2c_reset, "", ""),
  1199. #if defined(CONFIG_CMD_SDRAM)
  1200. U_BOOT_CMD_MKENT(sdram, 1, 1, do_sdram, "", ""),
  1201. #endif
  1202. U_BOOT_CMD_MKENT(speed, 1, 1, do_i2c_bus_speed, "", ""),
  1203. };
  1204. #ifdef CONFIG_NEEDS_MANUAL_RELOC
  1205. void i2c_reloc(void) {
  1206. fixup_cmdtable(cmd_i2c_sub, ARRAY_SIZE(cmd_i2c_sub));
  1207. }
  1208. #endif
  1209. static int do_i2c(cmd_tbl_t * cmdtp, int flag, int argc, char * const argv[])
  1210. {
  1211. cmd_tbl_t *c;
  1212. if (argc < 2)
  1213. return CMD_RET_USAGE;
  1214. /* Strip off leading 'i2c' command argument */
  1215. argc--;
  1216. argv++;
  1217. c = find_cmd_tbl(argv[0], &cmd_i2c_sub[0], ARRAY_SIZE(cmd_i2c_sub));
  1218. if (c)
  1219. return c->cmd(cmdtp, flag, argc, argv);
  1220. else
  1221. return CMD_RET_USAGE;
  1222. }
  1223. /***************************************************/
  1224. U_BOOT_CMD(
  1225. i2c, 6, 1, do_i2c,
  1226. "I2C sub-system",
  1227. #if defined(CONFIG_I2C_MUX)
  1228. "bus [muxtype:muxaddr:muxchannel] - add a new bus reached over muxes\ni2c "
  1229. #endif /* CONFIG_I2C_MUX */
  1230. "crc32 chip address[.0, .1, .2] count - compute CRC32 checksum\n"
  1231. #if defined(CONFIG_I2C_MULTI_BUS)
  1232. "i2c dev [dev] - show or set current I2C bus\n"
  1233. #endif /* CONFIG_I2C_MULTI_BUS */
  1234. "i2c loop chip address[.0, .1, .2] [# of objects] - looping read of device\n"
  1235. "i2c md chip address[.0, .1, .2] [# of objects] - read from I2C device\n"
  1236. "i2c mm chip address[.0, .1, .2] - write to I2C device (auto-incrementing)\n"
  1237. "i2c mw chip address[.0, .1, .2] value [count] - write to I2C device (fill)\n"
  1238. "i2c nm chip address[.0, .1, .2] - write to I2C device (constant address)\n"
  1239. "i2c probe [address] - test for and show device(s) on the I2C bus\n"
  1240. "i2c read chip address[.0, .1, .2] length memaddress - read to memory \n"
  1241. "i2c write memaddress chip address[.0, .1, .2] length - write memory to i2c\n"
  1242. "i2c reset - re-init the I2C Controller\n"
  1243. #if defined(CONFIG_CMD_SDRAM)
  1244. "i2c sdram chip - print SDRAM configuration information\n"
  1245. #endif
  1246. "i2c speed [speed] - show or set I2C bus speed"
  1247. );
  1248. #if defined(CONFIG_I2C_MUX)
  1249. static int i2c_mux_add_device(I2C_MUX_DEVICE *dev)
  1250. {
  1251. I2C_MUX_DEVICE *devtmp = i2c_mux_devices;
  1252. if (i2c_mux_devices == NULL) {
  1253. i2c_mux_devices = dev;
  1254. return 0;
  1255. }
  1256. while (devtmp->next != NULL)
  1257. devtmp = devtmp->next;
  1258. devtmp->next = dev;
  1259. return 0;
  1260. }
  1261. I2C_MUX_DEVICE *i2c_mux_search_device(int id)
  1262. {
  1263. I2C_MUX_DEVICE *device = i2c_mux_devices;
  1264. while (device != NULL) {
  1265. if (device->busid == id)
  1266. return device;
  1267. device = device->next;
  1268. }
  1269. return NULL;
  1270. }
  1271. /* searches in the buf from *pos the next ':'.
  1272. * returns:
  1273. * 0 if found (with *pos = where)
  1274. * < 0 if an error occured
  1275. * > 0 if the end of buf is reached
  1276. */
  1277. static int i2c_mux_search_next (int *pos, uchar *buf, int len)
  1278. {
  1279. while ((buf[*pos] != ':') && (*pos < len)) {
  1280. *pos += 1;
  1281. }
  1282. if (*pos >= len)
  1283. return 1;
  1284. if (buf[*pos] != ':')
  1285. return -1;
  1286. return 0;
  1287. }
  1288. static int i2c_mux_get_busid (void)
  1289. {
  1290. int tmp = i2c_mux_busid;
  1291. i2c_mux_busid ++;
  1292. return tmp;
  1293. }
  1294. /* Analyses a Muxstring and immediately sends the
  1295. commands to the muxes. Runs from flash.
  1296. */
  1297. int i2c_mux_ident_muxstring_f (uchar *buf)
  1298. {
  1299. int pos = 0;
  1300. int oldpos;
  1301. int ret = 0;
  1302. int len = strlen((char *)buf);
  1303. int chip;
  1304. uchar channel;
  1305. int was = 0;
  1306. while (ret == 0) {
  1307. oldpos = pos;
  1308. /* search name */
  1309. ret = i2c_mux_search_next(&pos, buf, len);
  1310. if (ret != 0)
  1311. printf ("ERROR\n");
  1312. /* search address */
  1313. pos ++;
  1314. oldpos = pos;
  1315. ret = i2c_mux_search_next(&pos, buf, len);
  1316. if (ret != 0)
  1317. printf ("ERROR\n");
  1318. buf[pos] = 0;
  1319. chip = simple_strtoul((char *)&buf[oldpos], NULL, 16);
  1320. buf[pos] = ':';
  1321. /* search channel */
  1322. pos ++;
  1323. oldpos = pos;
  1324. ret = i2c_mux_search_next(&pos, buf, len);
  1325. if (ret < 0)
  1326. printf ("ERROR\n");
  1327. was = 0;
  1328. if (buf[pos] != 0) {
  1329. buf[pos] = 0;
  1330. was = 1;
  1331. }
  1332. channel = simple_strtoul((char *)&buf[oldpos], NULL, 16);
  1333. if (was)
  1334. buf[pos] = ':';
  1335. if (i2c_write(chip, 0, 0, &channel, 1) != 0) {
  1336. printf ("Error setting Mux: chip:%x channel: \
  1337. %x\n", chip, channel);
  1338. return -1;
  1339. }
  1340. pos ++;
  1341. oldpos = pos;
  1342. }
  1343. i2c_init_board();
  1344. return 0;
  1345. }
  1346. /* Analyses a Muxstring and if this String is correct
  1347. * adds a new I2C Bus.
  1348. */
  1349. I2C_MUX_DEVICE *i2c_mux_ident_muxstring (uchar *buf)
  1350. {
  1351. I2C_MUX_DEVICE *device;
  1352. I2C_MUX *mux;
  1353. int pos = 0;
  1354. int oldpos;
  1355. int ret = 0;
  1356. int len = strlen((char *)buf);
  1357. int was = 0;
  1358. device = (I2C_MUX_DEVICE *)malloc (sizeof(I2C_MUX_DEVICE));
  1359. device->mux = NULL;
  1360. device->busid = i2c_mux_get_busid ();
  1361. device->next = NULL;
  1362. while (ret == 0) {
  1363. mux = (I2C_MUX *)malloc (sizeof(I2C_MUX));
  1364. mux->next = NULL;
  1365. /* search name of mux */
  1366. oldpos = pos;
  1367. ret = i2c_mux_search_next(&pos, buf, len);
  1368. if (ret != 0)
  1369. printf ("%s no name.\n", __FUNCTION__);
  1370. mux->name = (char *)malloc (pos - oldpos + 1);
  1371. memcpy (mux->name, &buf[oldpos], pos - oldpos);
  1372. mux->name[pos - oldpos] = 0;
  1373. /* search address */
  1374. pos ++;
  1375. oldpos = pos;
  1376. ret = i2c_mux_search_next(&pos, buf, len);
  1377. if (ret != 0)
  1378. printf ("%s no mux address.\n", __FUNCTION__);
  1379. buf[pos] = 0;
  1380. mux->chip = simple_strtoul((char *)&buf[oldpos], NULL, 16);
  1381. buf[pos] = ':';
  1382. /* search channel */
  1383. pos ++;
  1384. oldpos = pos;
  1385. ret = i2c_mux_search_next(&pos, buf, len);
  1386. if (ret < 0)
  1387. printf ("%s no mux channel.\n", __FUNCTION__);
  1388. was = 0;
  1389. if (buf[pos] != 0) {
  1390. buf[pos] = 0;
  1391. was = 1;
  1392. }
  1393. mux->channel = simple_strtoul((char *)&buf[oldpos], NULL, 16);
  1394. if (was)
  1395. buf[pos] = ':';
  1396. if (device->mux == NULL)
  1397. device->mux = mux;
  1398. else {
  1399. I2C_MUX *muxtmp = device->mux;
  1400. while (muxtmp->next != NULL) {
  1401. muxtmp = muxtmp->next;
  1402. }
  1403. muxtmp->next = mux;
  1404. }
  1405. pos ++;
  1406. oldpos = pos;
  1407. }
  1408. if (ret > 0) {
  1409. /* Add Device */
  1410. i2c_mux_add_device (device);
  1411. return device;
  1412. }
  1413. return NULL;
  1414. }
  1415. int i2x_mux_select_mux(int bus)
  1416. {
  1417. I2C_MUX_DEVICE *dev;
  1418. I2C_MUX *mux;
  1419. if ((gd->flags & GD_FLG_RELOC) != GD_FLG_RELOC) {
  1420. /* select Default Mux Bus */
  1421. #if defined(CONFIG_SYS_I2C_IVM_BUS)
  1422. i2c_mux_ident_muxstring_f ((uchar *)CONFIG_SYS_I2C_IVM_BUS);
  1423. #else
  1424. {
  1425. unsigned char *buf;
  1426. buf = (unsigned char *) getenv("EEprom_ivm");
  1427. if (buf != NULL)
  1428. i2c_mux_ident_muxstring_f (buf);
  1429. }
  1430. #endif
  1431. return 0;
  1432. }
  1433. dev = i2c_mux_search_device(bus);
  1434. if (dev == NULL)
  1435. return -1;
  1436. mux = dev->mux;
  1437. while (mux != NULL) {
  1438. /* do deblocking on each level of mux, before mux config */
  1439. i2c_init_board();
  1440. if (i2c_write(mux->chip, 0, 0, &mux->channel, 1) != 0) {
  1441. printf ("Error setting Mux: chip:%x channel: \
  1442. %x\n", mux->chip, mux->channel);
  1443. return -1;
  1444. }
  1445. mux = mux->next;
  1446. }
  1447. /* do deblocking on each level of mux and after mux config */
  1448. i2c_init_board();
  1449. return 0;
  1450. }
  1451. #endif /* CONFIG_I2C_MUX */