mpc8536ds.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657
  1. /*
  2. * Copyright 2008 Freescale Semiconductor.
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. #include <common.h>
  23. #include <command.h>
  24. #include <pci.h>
  25. #include <asm/processor.h>
  26. #include <asm/mmu.h>
  27. #include <asm/cache.h>
  28. #include <asm/immap_85xx.h>
  29. #include <asm/immap_fsl_pci.h>
  30. #include <asm/fsl_ddr_sdram.h>
  31. #include <asm/io.h>
  32. #include <spd.h>
  33. #include <miiphy.h>
  34. #include <libfdt.h>
  35. #include <spd_sdram.h>
  36. #include <fdt_support.h>
  37. #include <tsec.h>
  38. #include <netdev.h>
  39. #include <sata.h>
  40. #include "../common/pixis.h"
  41. #include "../common/sgmii_riser.h"
  42. phys_size_t fixed_sdram(void);
  43. int checkboard (void)
  44. {
  45. printf ("Board: MPC8536DS, System ID: 0x%02x, "
  46. "System Version: 0x%02x, FPGA Version: 0x%02x\n",
  47. in8(PIXIS_BASE + PIXIS_ID), in8(PIXIS_BASE + PIXIS_VER),
  48. in8(PIXIS_BASE + PIXIS_PVER));
  49. return 0;
  50. }
  51. phys_size_t
  52. initdram(int board_type)
  53. {
  54. phys_size_t dram_size = 0;
  55. puts("Initializing....");
  56. #ifdef CONFIG_SPD_EEPROM
  57. dram_size = fsl_ddr_sdram();
  58. #else
  59. dram_size = fixed_sdram();
  60. #endif
  61. dram_size = setup_ddr_tlbs(dram_size / 0x100000);
  62. dram_size *= 0x100000;
  63. puts(" DDR: ");
  64. return dram_size;
  65. }
  66. #if !defined(CONFIG_SPD_EEPROM)
  67. /*
  68. * Fixed sdram init -- doesn't use serial presence detect.
  69. */
  70. phys_size_t fixed_sdram (void)
  71. {
  72. volatile immap_t *immap = (immap_t *)CONFIG_SYS_IMMR;
  73. volatile ccsr_ddr_t *ddr= &immap->im_ddr;
  74. uint d_init;
  75. ddr->cs0_bnds = CONFIG_SYS_DDR_CS0_BNDS;
  76. ddr->cs0_config = CONFIG_SYS_DDR_CS0_CONFIG;
  77. ddr->timing_cfg_3 = CONFIG_SYS_DDR_TIMING_3;
  78. ddr->timing_cfg_0 = CONFIG_SYS_DDR_TIMING_0;
  79. ddr->timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1;
  80. ddr->timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2;
  81. ddr->sdram_mode = CONFIG_SYS_DDR_MODE_1;
  82. ddr->sdram_mode_2 = CONFIG_SYS_DDR_MODE_2;
  83. ddr->sdram_interval = CONFIG_SYS_DDR_INTERVAL;
  84. ddr->sdram_data_init = CONFIG_SYS_DDR_DATA_INIT;
  85. ddr->sdram_clk_cntl = CONFIG_SYS_DDR_CLK_CTRL;
  86. ddr->sdram_cfg_2 = CONFIG_SYS_DDR_CONTROL2;
  87. #if defined (CONFIG_DDR_ECC)
  88. ddr->err_int_en = CONFIG_SYS_DDR_ERR_INT_EN;
  89. ddr->err_disable = CONFIG_SYS_DDR_ERR_DIS;
  90. ddr->err_sbe = CONFIG_SYS_DDR_SBE;
  91. #endif
  92. asm("sync;isync");
  93. udelay(500);
  94. ddr->sdram_cfg = CONFIG_SYS_DDR_CONTROL;
  95. #if defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
  96. d_init = 1;
  97. debug("DDR - 1st controller: memory initializing\n");
  98. /*
  99. * Poll until memory is initialized.
  100. * 512 Meg at 400 might hit this 200 times or so.
  101. */
  102. while ((ddr->sdram_cfg_2 & (d_init << 4)) != 0) {
  103. udelay(1000);
  104. }
  105. debug("DDR: memory initialized\n\n");
  106. asm("sync; isync");
  107. udelay(500);
  108. #endif
  109. return 512 * 1024 * 1024;
  110. }
  111. #endif
  112. #ifdef CONFIG_PCI1
  113. static struct pci_controller pci1_hose;
  114. #endif
  115. #ifdef CONFIG_PCIE1
  116. static struct pci_controller pcie1_hose;
  117. #endif
  118. #ifdef CONFIG_PCIE2
  119. static struct pci_controller pcie2_hose;
  120. #endif
  121. #ifdef CONFIG_PCIE3
  122. static struct pci_controller pcie3_hose;
  123. #endif
  124. extern int fsl_pci_setup_inbound_windows(struct pci_region *r);
  125. extern void fsl_pci_init(struct pci_controller *hose);
  126. int first_free_busno=0;
  127. void
  128. pci_init_board(void)
  129. {
  130. volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  131. uint devdisr = gur->devdisr;
  132. uint sdrs2_io_sel =
  133. (gur->pordevsr & MPC85xx_PORDEVSR_SRDS2_IO_SEL) >> 27;
  134. uint io_sel = (gur->pordevsr & MPC85xx_PORDEVSR_IO_SEL) >> 19;
  135. uint host_agent = (gur->porbmsr & MPC85xx_PORBMSR_HA) >> 16;
  136. debug(" pci_init_board: devdisr=%x, sdrs2_io_sel=%x, io_sel=%x,\
  137. host_agent=%x\n", devdisr, sdrs2_io_sel, io_sel, host_agent);
  138. if (sdrs2_io_sel == 7)
  139. printf(" Serdes2 disalbed\n");
  140. else if (sdrs2_io_sel == 4) {
  141. printf(" eTSEC1 is in sgmii mode.\n");
  142. printf(" eTSEC3 is in sgmii mode.\n");
  143. } else if (sdrs2_io_sel == 6)
  144. printf(" eTSEC1 is in sgmii mode.\n");
  145. #ifdef CONFIG_PCIE3
  146. {
  147. volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) CONFIG_SYS_PCIE3_ADDR;
  148. struct pci_controller *hose = &pcie3_hose;
  149. int pcie_ep = (host_agent == 1);
  150. int pcie_configured = (io_sel == 7);
  151. struct pci_region *r = hose->regions;
  152. if (pcie_configured && !(devdisr & MPC85xx_DEVDISR_PCIE)){
  153. printf ("\n PCIE3 connected to Slot3 as %s (base address %x)",
  154. pcie_ep ? "End Point" : "Root Complex",
  155. (uint)pci);
  156. if (pci->pme_msg_det) {
  157. pci->pme_msg_det = 0xffffffff;
  158. debug (" with errors. Clearing. Now 0x%08x",pci->pme_msg_det);
  159. }
  160. printf ("\n");
  161. /* inbound */
  162. r += fsl_pci_setup_inbound_windows(r);
  163. /* outbound memory */
  164. pci_set_region(r++,
  165. CONFIG_SYS_PCIE3_MEM_BUS,
  166. CONFIG_SYS_PCIE3_MEM_PHYS,
  167. CONFIG_SYS_PCIE3_MEM_SIZE,
  168. PCI_REGION_MEM);
  169. /* outbound io */
  170. pci_set_region(r++,
  171. CONFIG_SYS_PCIE3_IO_BUS,
  172. CONFIG_SYS_PCIE3_IO_PHYS,
  173. CONFIG_SYS_PCIE3_IO_SIZE,
  174. PCI_REGION_IO);
  175. hose->region_count = r - hose->regions;
  176. hose->first_busno=first_free_busno;
  177. pci_setup_indirect(hose, (int) &pci->cfg_addr, (int) &pci->cfg_data);
  178. fsl_pci_init(hose);
  179. first_free_busno=hose->last_busno+1;
  180. printf (" PCIE3 on bus %02x - %02x\n",
  181. hose->first_busno,hose->last_busno);
  182. } else {
  183. printf (" PCIE3: disabled\n");
  184. }
  185. }
  186. #else
  187. gur->devdisr |= MPC85xx_DEVDISR_PCIE3; /* disable */
  188. #endif
  189. #ifdef CONFIG_PCIE1
  190. {
  191. volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) CONFIG_SYS_PCIE1_ADDR;
  192. struct pci_controller *hose = &pcie1_hose;
  193. int pcie_ep = (host_agent == 5);
  194. int pcie_configured = (io_sel == 2 || io_sel == 3
  195. || io_sel == 5 || io_sel == 7);
  196. struct pci_region *r = hose->regions;
  197. if (pcie_configured && !(devdisr & MPC85xx_DEVDISR_PCIE)){
  198. printf ("\n PCIE1 connected to Slot1 as %s (base address %x)",
  199. pcie_ep ? "End Point" : "Root Complex",
  200. (uint)pci);
  201. if (pci->pme_msg_det) {
  202. pci->pme_msg_det = 0xffffffff;
  203. debug (" with errors. Clearing. Now 0x%08x",pci->pme_msg_det);
  204. }
  205. printf ("\n");
  206. /* inbound */
  207. r += fsl_pci_setup_inbound_windows(r);
  208. /* outbound memory */
  209. pci_set_region(r++,
  210. CONFIG_SYS_PCIE1_MEM_BUS,
  211. CONFIG_SYS_PCIE1_MEM_PHYS,
  212. CONFIG_SYS_PCIE1_MEM_SIZE,
  213. PCI_REGION_MEM);
  214. /* outbound io */
  215. pci_set_region(r++,
  216. CONFIG_SYS_PCIE1_IO_BUS,
  217. CONFIG_SYS_PCIE1_IO_PHYS,
  218. CONFIG_SYS_PCIE1_IO_SIZE,
  219. PCI_REGION_IO);
  220. #ifdef CONFIG_SYS_PCIE1_MEM_BUS2
  221. /* outbound memory */
  222. pci_set_region(r++,
  223. CONFIG_SYS_PCIE1_MEM_BUS2,
  224. CONFIG_SYS_PCIE1_MEM_PHYS2,
  225. CONFIG_SYS_PCIE1_MEM_SIZE2,
  226. PCI_REGION_MEM);
  227. #endif
  228. hose->region_count = r - hose->regions;
  229. hose->first_busno=first_free_busno;
  230. pci_setup_indirect(hose, (int) &pci->cfg_addr, (int) &pci->cfg_data);
  231. fsl_pci_init(hose);
  232. first_free_busno=hose->last_busno+1;
  233. printf(" PCIE1 on bus %02x - %02x\n",
  234. hose->first_busno,hose->last_busno);
  235. } else {
  236. printf (" PCIE1: disabled\n");
  237. }
  238. }
  239. #else
  240. gur->devdisr |= MPC85xx_DEVDISR_PCIE; /* disable */
  241. #endif
  242. #ifdef CONFIG_PCIE2
  243. {
  244. volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) CONFIG_SYS_PCIE2_ADDR;
  245. struct pci_controller *hose = &pcie2_hose;
  246. int pcie_ep = (host_agent == 3);
  247. int pcie_configured = (io_sel == 5 || io_sel == 7);
  248. struct pci_region *r = hose->regions;
  249. if (pcie_configured && !(devdisr & MPC85xx_DEVDISR_PCIE)){
  250. printf ("\n PCIE2 connected to Slot 2 as %s (base address %x)",
  251. pcie_ep ? "End Point" : "Root Complex",
  252. (uint)pci);
  253. if (pci->pme_msg_det) {
  254. pci->pme_msg_det = 0xffffffff;
  255. debug (" with errors. Clearing. Now 0x%08x",pci->pme_msg_det);
  256. }
  257. printf ("\n");
  258. /* inbound */
  259. r += fsl_pci_setup_inbound_windows(r);
  260. /* outbound memory */
  261. pci_set_region(r++,
  262. CONFIG_SYS_PCIE2_MEM_BUS,
  263. CONFIG_SYS_PCIE2_MEM_PHYS,
  264. CONFIG_SYS_PCIE2_MEM_SIZE,
  265. PCI_REGION_MEM);
  266. /* outbound io */
  267. pci_set_region(r++,
  268. CONFIG_SYS_PCIE2_IO_BUS,
  269. CONFIG_SYS_PCIE2_IO_PHYS,
  270. CONFIG_SYS_PCIE2_IO_SIZE,
  271. PCI_REGION_IO);
  272. #ifdef CONFIG_SYS_PCIE2_MEM_BUS2
  273. /* outbound memory */
  274. pci_set_region(r++,
  275. CONFIG_SYS_PCIE2_MEM_BUS2,
  276. CONFIG_SYS_PCIE2_MEM_PHYS2,
  277. CONFIG_SYS_PCIE2_MEM_SIZE2,
  278. PCI_REGION_MEM);
  279. #endif
  280. hose->region_count = r - hose->regions;
  281. hose->first_busno=first_free_busno;
  282. pci_setup_indirect(hose, (int) &pci->cfg_addr, (int) &pci->cfg_data);
  283. fsl_pci_init(hose);
  284. first_free_busno=hose->last_busno+1;
  285. printf (" PCIE2 on bus %02x - %02x\n",
  286. hose->first_busno,hose->last_busno);
  287. } else {
  288. printf (" PCIE2: disabled\n");
  289. }
  290. }
  291. #else
  292. gur->devdisr |= MPC85xx_DEVDISR_PCIE2; /* disable */
  293. #endif
  294. #ifdef CONFIG_PCI1
  295. {
  296. volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) CONFIG_SYS_PCI1_ADDR;
  297. struct pci_controller *hose = &pci1_hose;
  298. struct pci_region *r = hose->regions;
  299. uint pci_agent = (host_agent == 6);
  300. uint pci_speed = 66666000; /*get_clock_freq (); PCI PSPEED in [4:5] */
  301. uint pci_32 = 1;
  302. uint pci_arb = gur->pordevsr & MPC85xx_PORDEVSR_PCI1_ARB; /* PORDEVSR[14] */
  303. uint pci_clk_sel = gur->porpllsr & MPC85xx_PORDEVSR_PCI1_SPD; /* PORPLLSR[16] */
  304. if (!(devdisr & MPC85xx_DEVDISR_PCI1)) {
  305. printf ("\n PCI: %d bit, %s MHz, %s, %s, %s (base address %x)\n",
  306. (pci_32) ? 32 : 64,
  307. (pci_speed == 33333000) ? "33" :
  308. (pci_speed == 66666000) ? "66" : "unknown",
  309. pci_clk_sel ? "sync" : "async",
  310. pci_agent ? "agent" : "host",
  311. pci_arb ? "arbiter" : "external-arbiter",
  312. (uint)pci
  313. );
  314. /* inbound */
  315. r += fsl_pci_setup_inbound_windows(r);
  316. /* outbound memory */
  317. pci_set_region(r++,
  318. CONFIG_SYS_PCI1_MEM_BUS,
  319. CONFIG_SYS_PCI1_MEM_PHYS,
  320. CONFIG_SYS_PCI1_MEM_SIZE,
  321. PCI_REGION_MEM);
  322. /* outbound io */
  323. pci_set_region(r++,
  324. CONFIG_SYS_PCI1_IO_BUS,
  325. CONFIG_SYS_PCI1_IO_PHYS,
  326. CONFIG_SYS_PCI1_IO_SIZE,
  327. PCI_REGION_IO);
  328. #ifdef CONFIG_SYS_PCI1_MEM_BUS2
  329. /* outbound memory */
  330. pci_set_region(r++,
  331. CONFIG_SYS_PCI1_MEM_BUS2,
  332. CONFIG_SYS_PCI1_MEM_PHYS2,
  333. CONFIG_SYS_PCI1_MEM_SIZE2,
  334. PCI_REGION_MEM);
  335. #endif
  336. hose->region_count = r - hose->regions;
  337. hose->first_busno=first_free_busno;
  338. pci_setup_indirect(hose, (int) &pci->cfg_addr, (int) &pci->cfg_data);
  339. fsl_pci_init(hose);
  340. first_free_busno=hose->last_busno+1;
  341. printf ("PCI on bus %02x - %02x\n",
  342. hose->first_busno,hose->last_busno);
  343. } else {
  344. printf (" PCI: disabled\n");
  345. }
  346. }
  347. #else
  348. gur->devdisr |= MPC85xx_DEVDISR_PCI1; /* disable */
  349. #endif
  350. }
  351. int board_early_init_r(void)
  352. {
  353. const unsigned int flashbase = CONFIG_SYS_FLASH_BASE;
  354. const u8 flash_esel = 1;
  355. /*
  356. * Remap Boot flash + PROMJET region to caching-inhibited
  357. * so that flash can be erased properly.
  358. */
  359. /* Flush d-cache and invalidate i-cache of any FLASH data */
  360. flush_dcache();
  361. invalidate_icache();
  362. /* invalidate existing TLB entry for flash + promjet */
  363. disable_tlb(flash_esel);
  364. set_tlb(1, flashbase, CONFIG_SYS_FLASH_BASE_PHYS, /* tlb, epn, rpn */
  365. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, /* perms, wimge */
  366. 0, flash_esel, BOOKE_PAGESZ_256M, 1); /* ts, esel, tsize, iprot */
  367. return 0;
  368. }
  369. #ifdef CONFIG_GET_CLK_FROM_ICS307
  370. /* decode S[0-2] to Output Divider (OD) */
  371. static unsigned char
  372. ics307_S_to_OD[] = {
  373. 10, 2, 8, 4, 5, 7, 3, 6
  374. };
  375. /* Calculate frequency being generated by ICS307-02 clock chip based upon
  376. * the control bytes being programmed into it. */
  377. /* XXX: This function should probably go into a common library */
  378. static unsigned long
  379. ics307_clk_freq (unsigned char cw0, unsigned char cw1, unsigned char cw2)
  380. {
  381. const unsigned long long InputFrequency = CONFIG_ICS307_REFCLK_HZ;
  382. unsigned long VDW = ((cw1 << 1) & 0x1FE) + ((cw2 >> 7) & 1);
  383. unsigned long RDW = cw2 & 0x7F;
  384. unsigned long OD = ics307_S_to_OD[cw0 & 0x7];
  385. unsigned long freq;
  386. /* CLK1Frequency = InputFrequency * 2 * (VDW + 8) / ((RDW + 2) * OD) */
  387. /* cw0: C1 C0 TTL F1 F0 S2 S1 S0
  388. * cw1: V8 V7 V6 V5 V4 V3 V2 V1
  389. * cw2: V0 R6 R5 R4 R3 R2 R1 R0
  390. *
  391. * R6:R0 = Reference Divider Word (RDW)
  392. * V8:V0 = VCO Divider Word (VDW)
  393. * S2:S0 = Output Divider Select (OD)
  394. * F1:F0 = Function of CLK2 Output
  395. * TTL = duty cycle
  396. * C1:C0 = internal load capacitance for cyrstal
  397. */
  398. /* Adding 1 to get a "nicely" rounded number, but this needs
  399. * more tweaking to get a "properly" rounded number. */
  400. freq = 1 + (InputFrequency * 2 * (VDW + 8) / ((RDW + 2) * OD));
  401. debug("ICS307: CW[0-2]: %02X %02X %02X => %u Hz\n", cw0, cw1, cw2,
  402. freq);
  403. return freq;
  404. }
  405. unsigned long
  406. get_board_sys_clk(ulong dummy)
  407. {
  408. return ics307_clk_freq (
  409. in8(PIXIS_BASE + PIXIS_VSYSCLK0),
  410. in8(PIXIS_BASE + PIXIS_VSYSCLK1),
  411. in8(PIXIS_BASE + PIXIS_VSYSCLK2)
  412. );
  413. }
  414. unsigned long
  415. get_board_ddr_clk(ulong dummy)
  416. {
  417. return ics307_clk_freq (
  418. in8(PIXIS_BASE + PIXIS_VDDRCLK0),
  419. in8(PIXIS_BASE + PIXIS_VDDRCLK1),
  420. in8(PIXIS_BASE + PIXIS_VDDRCLK2)
  421. );
  422. }
  423. #else
  424. unsigned long
  425. get_board_sys_clk(ulong dummy)
  426. {
  427. u8 i;
  428. ulong val = 0;
  429. i = in8(PIXIS_BASE + PIXIS_SPD);
  430. i &= 0x07;
  431. switch (i) {
  432. case 0:
  433. val = 33333333;
  434. break;
  435. case 1:
  436. val = 40000000;
  437. break;
  438. case 2:
  439. val = 50000000;
  440. break;
  441. case 3:
  442. val = 66666666;
  443. break;
  444. case 4:
  445. val = 83333333;
  446. break;
  447. case 5:
  448. val = 100000000;
  449. break;
  450. case 6:
  451. val = 133333333;
  452. break;
  453. case 7:
  454. val = 166666666;
  455. break;
  456. }
  457. return val;
  458. }
  459. unsigned long
  460. get_board_ddr_clk(ulong dummy)
  461. {
  462. u8 i;
  463. ulong val = 0;
  464. i = in8(PIXIS_BASE + PIXIS_SPD);
  465. i &= 0x38;
  466. i >>= 3;
  467. switch (i) {
  468. case 0:
  469. val = 33333333;
  470. break;
  471. case 1:
  472. val = 40000000;
  473. break;
  474. case 2:
  475. val = 50000000;
  476. break;
  477. case 3:
  478. val = 66666666;
  479. break;
  480. case 4:
  481. val = 83333333;
  482. break;
  483. case 5:
  484. val = 100000000;
  485. break;
  486. case 6:
  487. val = 133333333;
  488. break;
  489. case 7:
  490. val = 166666666;
  491. break;
  492. }
  493. return val;
  494. }
  495. #endif
  496. int sata_initialize(void)
  497. {
  498. volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  499. uint sdrs2_io_sel =
  500. (gur->pordevsr & MPC85xx_PORDEVSR_SRDS2_IO_SEL) >> 27;
  501. if (sdrs2_io_sel & 0x04)
  502. return 1;
  503. return __sata_initialize();
  504. }
  505. int board_eth_init(bd_t *bis)
  506. {
  507. #ifdef CONFIG_TSEC_ENET
  508. struct tsec_info_struct tsec_info[2];
  509. volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  510. int num = 0;
  511. uint sdrs2_io_sel =
  512. (gur->pordevsr & MPC85xx_PORDEVSR_SRDS2_IO_SEL) >> 27;
  513. #ifdef CONFIG_TSEC1
  514. SET_STD_TSEC_INFO(tsec_info[num], 1);
  515. if ((sdrs2_io_sel == 4) || (sdrs2_io_sel == 6)) {
  516. tsec_info[num].phyaddr = 0;
  517. tsec_info[num].flags |= TSEC_SGMII;
  518. }
  519. num++;
  520. #endif
  521. #ifdef CONFIG_TSEC3
  522. SET_STD_TSEC_INFO(tsec_info[num], 3);
  523. if (sdrs2_io_sel == 4) {
  524. tsec_info[num].phyaddr = 1;
  525. tsec_info[num].flags |= TSEC_SGMII;
  526. }
  527. num++;
  528. #endif
  529. if (!num) {
  530. printf("No TSECs initialized\n");
  531. return 0;
  532. }
  533. if ((sdrs2_io_sel == 4) || (sdrs2_io_sel == 6))
  534. fsl_sgmii_riser_init(tsec_info, num);
  535. tsec_eth_init(bis, tsec_info, num);
  536. #endif
  537. return pci_eth_init(bis);
  538. }
  539. #if defined(CONFIG_OF_BOARD_SETUP)
  540. extern void ft_fsl_pci_setup(void *blob, const char *pci_alias,
  541. struct pci_controller *hose);
  542. void ft_board_setup(void *blob, bd_t *bd)
  543. {
  544. ft_cpu_setup(blob, bd);
  545. #ifdef CONFIG_PCI1
  546. ft_fsl_pci_setup(blob, "pci0", &pci1_hose);
  547. #endif
  548. #ifdef CONFIG_PCIE2
  549. ft_fsl_pci_setup(blob, "pci1", &pcie2_hose);
  550. #endif
  551. #ifdef CONFIG_PCIE2
  552. ft_fsl_pci_setup(blob, "pci2", &pcie1_hose);
  553. #endif
  554. #ifdef CONFIG_PCIE1
  555. ft_fsl_pci_setup(blob, "pci3", &pcie3_hose);
  556. #endif
  557. }
  558. #endif