cpu.c 6.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270
  1. /*
  2. * (C) Copyright 2000-2003
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * CPU specific code for the MPC825x / MPC826x / MPC827x / MPC828x
  25. *
  26. * written or collected and sometimes rewritten by
  27. * Magnus Damm <damm@bitsmart.com>
  28. *
  29. * modified by
  30. * Wolfgang Denk <wd@denx.de>
  31. *
  32. * modified for 8260 by
  33. * Murray Jensen <Murray.Jensen@cmst.csiro.au>
  34. *
  35. * added 8260 masks by
  36. * Marius Groeger <mag@sysgo.de>
  37. *
  38. * added HiP7 (8270/8275/8280) processors support by
  39. * Yuli Barcohen <yuli@arabellasw.com>
  40. */
  41. #include <common.h>
  42. #include <watchdog.h>
  43. #include <command.h>
  44. #include <mpc8260.h>
  45. #include <asm/processor.h>
  46. #include <asm/cpm_8260.h>
  47. int checkcpu (void)
  48. {
  49. DECLARE_GLOBAL_DATA_PTR;
  50. volatile immap_t *immap = (immap_t *) CFG_IMMR;
  51. ulong clock = gd->cpu_clk;
  52. uint pvr = get_pvr ();
  53. uint immr, rev, m, k;
  54. char buf[32];
  55. puts ("CPU: ");
  56. switch (pvr) {
  57. case PVR_8260:
  58. case PVR_8260_HIP3:
  59. k = 3;
  60. break;
  61. case PVR_8260_HIP4:
  62. k = 4;
  63. break;
  64. case PVR_8260_HIP7:
  65. k = 7;
  66. break;
  67. default:
  68. return -1; /* whoops! not an MPC8260 */
  69. }
  70. rev = pvr & 0xff;
  71. immr = immap->im_memctl.memc_immr;
  72. if ((immr & IMMR_ISB_MSK) != CFG_IMMR)
  73. return -1; /* whoops! someone moved the IMMR */
  74. printf (CPU_ID_STR " (HiP%d Rev %02x, Mask ", k, rev);
  75. /*
  76. * the bottom 16 bits of the immr are the Part Number and Mask Number
  77. * (4-34); the 16 bits at PROFF_REVNUM (0x8af0) in dual port ram is the
  78. * RISC Microcode Revision Number (13-10).
  79. * For the 8260, Motorola doesn't include the Microcode Revision
  80. * in the mask.
  81. */
  82. m = immr & (IMMR_PARTNUM_MSK | IMMR_MASKNUM_MSK);
  83. k = *((ushort *) & immap->im_dprambase[PROFF_REVNUM]);
  84. switch (m) {
  85. case 0x0000:
  86. printf ("0.2 2J24M");
  87. break;
  88. case 0x0010:
  89. printf ("A.0 K22A");
  90. break;
  91. case 0x0011:
  92. printf ("A.1 1K22A-XC");
  93. break;
  94. case 0x0001:
  95. printf ("B.1 1K23A");
  96. break;
  97. case 0x0021:
  98. printf ("B.2 2K23A-XC");
  99. break;
  100. case 0x0023:
  101. printf ("B.3 3K23A");
  102. break;
  103. case 0x0024:
  104. printf ("C.2 6K23A");
  105. break;
  106. case 0x0060:
  107. printf ("A.0(A) 2K25A");
  108. break;
  109. case 0x0062:
  110. printf ("B.1 4K25A");
  111. break;
  112. case 0x0064:
  113. printf ("C.0 5K25A");
  114. break;
  115. case 0x0A00:
  116. printf ("0.0 0K49M");
  117. break;
  118. case 0x0A01:
  119. printf ("0.1 1K49M");
  120. break;
  121. default:
  122. printf ("unknown [immr=0x%04x,k=0x%04x]", m, k);
  123. break;
  124. }
  125. printf (") at %s MHz\n", strmhz (buf, clock));
  126. return 0;
  127. }
  128. /* ------------------------------------------------------------------------- */
  129. /* configures a UPM by writing into the UPM RAM array */
  130. /* uses bank 11 and a dummy physical address (=BRx_BA_MSK) */
  131. /* NOTE: the physical address chosen must not overlap into any other area */
  132. /* mapped by the memory controller because bank 11 has the lowest priority */
  133. void upmconfig (uint upm, uint * table, uint size)
  134. {
  135. volatile immap_t *immap = (immap_t *) CFG_IMMR;
  136. volatile memctl8260_t *memctl = &immap->im_memctl;
  137. volatile uchar *dummy = (uchar *) BRx_BA_MSK; /* set all BA bits */
  138. uint i;
  139. /* first set up bank 11 to reference the correct UPM at a dummy address */
  140. memctl->memc_or11 = ORxU_AM_MSK; /* set all AM bits */
  141. switch (upm) {
  142. case UPMA:
  143. memctl->memc_br11 =
  144. ((uint)dummy & BRx_BA_MSK) | BRx_PS_32 | BRx_MS_UPMA |
  145. BRx_V;
  146. memctl->memc_mamr = MxMR_OP_WARR;
  147. break;
  148. case UPMB:
  149. memctl->memc_br11 =
  150. ((uint)dummy & BRx_BA_MSK) | BRx_PS_32 | BRx_MS_UPMB |
  151. BRx_V;
  152. memctl->memc_mbmr = MxMR_OP_WARR;
  153. break;
  154. case UPMC:
  155. memctl->memc_br11 =
  156. ((uint)dummy & BRx_BA_MSK) | BRx_PS_32 | BRx_MS_UPMC |
  157. BRx_V;
  158. memctl->memc_mcmr = MxMR_OP_WARR;
  159. break;
  160. default:
  161. panic ("upmconfig passed invalid UPM number (%u)\n", upm);
  162. break;
  163. }
  164. /*
  165. * at this point, the dummy address is set up to access the selected UPM,
  166. * the MAD pointer is zero, and the MxMR OP is set for writing to RAM
  167. *
  168. * now we simply load the mdr with each word and poke the dummy address.
  169. * the MAD is incremented on each access.
  170. */
  171. for (i = 0; i < size; i++) {
  172. memctl->memc_mdr = table[i];
  173. *dummy = 0;
  174. }
  175. /* now kill bank 11 */
  176. memctl->memc_br11 = 0;
  177. }
  178. /* ------------------------------------------------------------------------- */
  179. int
  180. do_reset (cmd_tbl_t * cmdtp, int flag, int argc, char *argv[])
  181. {
  182. ulong msr, addr;
  183. volatile immap_t *immap = (immap_t *) CFG_IMMR;
  184. immap->im_clkrst.car_rmr = RMR_CSRE; /* Checkstop Reset enable */
  185. /* Interrupts and MMU off */
  186. __asm__ __volatile__ ("mfmsr %0":"=r" (msr):);
  187. msr &= ~(MSR_ME | MSR_EE | MSR_IR | MSR_DR);
  188. __asm__ __volatile__ ("mtmsr %0"::"r" (msr));
  189. /*
  190. * Trying to execute the next instruction at a non-existing address
  191. * should cause a machine check, resulting in reset
  192. */
  193. #ifdef CFG_RESET_ADDRESS
  194. addr = CFG_RESET_ADDRESS;
  195. #else
  196. /*
  197. * note: when CFG_MONITOR_BASE points to a RAM address, CFG_MONITOR_BASE
  198. * - sizeof (ulong) is usually a valid address. Better pick an address
  199. * known to be invalid on your system and assign it to CFG_RESET_ADDRESS.
  200. */
  201. addr = CFG_MONITOR_BASE - sizeof (ulong);
  202. #endif
  203. ((void (*)(void)) addr) ();
  204. return 1;
  205. }
  206. /* ------------------------------------------------------------------------- */
  207. /*
  208. * Get timebase clock frequency (like cpu_clk in Hz)
  209. *
  210. */
  211. unsigned long get_tbclk (void)
  212. {
  213. DECLARE_GLOBAL_DATA_PTR;
  214. ulong tbclk;
  215. tbclk = (gd->bus_clk + 3L) / 4L;
  216. return (tbclk);
  217. }
  218. /* ------------------------------------------------------------------------- */
  219. #if defined(CONFIG_WATCHDOG)
  220. void watchdog_reset (void)
  221. {
  222. int re_enable = disable_interrupts ();
  223. reset_8260_watchdog ((immap_t *) CFG_IMMR);
  224. if (re_enable)
  225. enable_interrupts ();
  226. }
  227. #endif /* CONFIG_WATCHDOG */
  228. /* ------------------------------------------------------------------------- */