CU824.h 9.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310
  1. /*
  2. * (C) Copyright 2001
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. *
  25. * Configuration settings for the CU824 board.
  26. *
  27. */
  28. /* ------------------------------------------------------------------------- */
  29. /*
  30. * board/config.h - configuration options, board specific
  31. */
  32. #ifndef __CONFIG_H
  33. #define __CONFIG_H
  34. /*
  35. * High Level Configuration Options
  36. * (easy to change)
  37. */
  38. #define CONFIG_MPC824X 1
  39. #define CONFIG_MPC8240 1
  40. #define CONFIG_CU824 1
  41. #define CONFIG_CONS_INDEX 1
  42. #define CONFIG_BAUDRATE 9600
  43. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  44. #define CONFIG_CLOCKS_IN_MHZ 1 /* clocks passsed to Linux in MHz */
  45. #define CONFIG_PREBOOT "echo;echo Type \"run flash_nfs\" to mount root filesystem over NFS;echo"
  46. #define CONFIG_BOOTCOMMAND "bootm FE020000" /* autoboot command */
  47. #define CONFIG_BOOTDELAY 5
  48. #define CONFIG_BOOTP_MASK (CONFIG_BOOTP_DEFAULT | CONFIG_BOOTP_BOOTFILESIZE)
  49. #define CONFIG_COMMANDS ( CONFIG_CMD_DFL | \
  50. CFG_CMD_BEDBUG | \
  51. CFG_CMD_DHCP | \
  52. CFG_CMD_PCI | \
  53. 0 /* CFG_CMD_DATE */ )
  54. /* This must be included AFTER the definition of CONFIG_COMMANDS (if any)
  55. */
  56. #include <cmd_confdefs.h>
  57. /*
  58. * Miscellaneous configurable options
  59. */
  60. #define CFG_LONGHELP /* undef to save memory */
  61. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  62. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  63. #if 1
  64. #define CFG_HUSH_PARSER 1 /* use "hush" command parser */
  65. #endif
  66. #ifdef CFG_HUSH_PARSER
  67. #define CFG_PROMPT_HUSH_PS2 "> "
  68. #endif
  69. /* Print Buffer Size
  70. */
  71. #define CFG_PBSIZE (CFG_CBSIZE + sizeof(CFG_PROMPT) + 16)
  72. #define CFG_MAXARGS 16 /* max number of command args */
  73. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  74. #define CFG_LOAD_ADDR 0x00100000 /* Default load address */
  75. /*-----------------------------------------------------------------------
  76. * Start addresses for the final memory configuration
  77. * (Set up by the startup code)
  78. * Please note that CFG_SDRAM_BASE _must_ start at 0
  79. */
  80. #define CFG_SDRAM_BASE 0x00000000
  81. #define CFG_FLASH_BASE 0xFF000000
  82. #define CFG_RESET_ADDRESS 0xFFF00100
  83. #define CFG_EUMB_ADDR 0xFCE00000
  84. #define CFG_MONITOR_BASE TEXT_BASE
  85. #define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  86. #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  87. #define CFG_MEMTEST_START 0x00004000 /* memtest works on */
  88. #define CFG_MEMTEST_END 0x02000000 /* 0 ... 32 MB in DRAM */
  89. /* Maximum amount of RAM.
  90. */
  91. #define CFG_MAX_RAM_SIZE 0x10000000
  92. #if CFG_MONITOR_BASE >= CFG_FLASH_BASE
  93. #undef CFG_RAMBOOT
  94. #else
  95. #define CFG_RAMBOOT
  96. #endif
  97. /*-----------------------------------------------------------------------
  98. * Definitions for initial stack pointer and data area
  99. */
  100. /* Size in bytes reserved for initial data
  101. */
  102. #define CFG_GBL_DATA_SIZE 128
  103. #define CFG_INIT_RAM_ADDR 0x40000000
  104. #define CFG_INIT_RAM_END 0x1000
  105. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  106. /*
  107. * NS16550 Configuration
  108. */
  109. #define CFG_NS16550
  110. #define CFG_NS16550_SERIAL
  111. #define CFG_NS16550_REG_SIZE 4
  112. #define CFG_NS16550_CLK (14745600 / 2)
  113. #define CFG_NS16550_COM1 0xFE800080
  114. #define CFG_NS16550_COM2 0xFE8000C0
  115. /*
  116. * Low Level Configuration Settings
  117. * (address mappings, register initial values, etc.)
  118. * You should know what you are doing if you make changes here.
  119. * For the detail description refer to the MPC8240 user's manual.
  120. */
  121. #define CONFIG_SYS_CLK_FREQ 33000000
  122. #define CFG_HZ 1000
  123. /* Bit-field values for MCCR1.
  124. */
  125. #define CFG_ROMNAL 0
  126. #define CFG_ROMFAL 7
  127. /* Bit-field values for MCCR2.
  128. */
  129. #define CFG_REFINT 430 /* Refresh interval */
  130. /* Burst To Precharge. Bits of this value go to MCCR3 and MCCR4.
  131. */
  132. #define CFG_BSTOPRE 192
  133. /* Bit-field values for MCCR3.
  134. */
  135. #define CFG_REFREC 2 /* Refresh to activate interval */
  136. #define CFG_RDLAT 3 /* Data latancy from read command */
  137. /* Bit-field values for MCCR4.
  138. */
  139. #define CFG_PRETOACT 2 /* Precharge to activate interval */
  140. #define CFG_ACTTOPRE 5 /* Activate to Precharge interval */
  141. #define CFG_SDMODE_CAS_LAT 2 /* SDMODE CAS latancy */
  142. #define CFG_SDMODE_WRAP 0 /* SDMODE wrap type */
  143. #define CFG_SDMODE_BURSTLEN 2 /* SDMODE Burst length */
  144. #define CFG_ACTORW 2
  145. #define CFG_REGISTERD_TYPE_BUFFER 1
  146. /* Memory bank settings.
  147. * Only bits 20-29 are actually used from these vales to set the
  148. * start/end addresses. The upper two bits will always be 0, and the lower
  149. * 20 bits will be 0x00000 for a start address, or 0xfffff for an end
  150. * address. Refer to the MPC8240 book.
  151. */
  152. #define CFG_BANK0_START 0x00000000
  153. #define CFG_BANK0_END (CFG_MAX_RAM_SIZE - 1)
  154. #define CFG_BANK0_ENABLE 1
  155. #define CFG_BANK1_START 0x3ff00000
  156. #define CFG_BANK1_END 0x3fffffff
  157. #define CFG_BANK1_ENABLE 0
  158. #define CFG_BANK2_START 0x3ff00000
  159. #define CFG_BANK2_END 0x3fffffff
  160. #define CFG_BANK2_ENABLE 0
  161. #define CFG_BANK3_START 0x3ff00000
  162. #define CFG_BANK3_END 0x3fffffff
  163. #define CFG_BANK3_ENABLE 0
  164. #define CFG_BANK4_START 0x3ff00000
  165. #define CFG_BANK4_END 0x3fffffff
  166. #define CFG_BANK4_ENABLE 0
  167. #define CFG_BANK5_START 0x3ff00000
  168. #define CFG_BANK5_END 0x3fffffff
  169. #define CFG_BANK5_ENABLE 0
  170. #define CFG_BANK6_START 0x3ff00000
  171. #define CFG_BANK6_END 0x3fffffff
  172. #define CFG_BANK6_ENABLE 0
  173. #define CFG_BANK7_START 0x3ff00000
  174. #define CFG_BANK7_END 0x3fffffff
  175. #define CFG_BANK7_ENABLE 0
  176. #define CFG_ODCR 0xff
  177. #define CFG_IBAT0L (CFG_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
  178. #define CFG_IBAT0U (CFG_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
  179. #define CFG_IBAT1L (CFG_INIT_RAM_ADDR | BATL_PP_10 | BATL_MEMCOHERENCE)
  180. #define CFG_IBAT1U (CFG_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
  181. #define CFG_IBAT2L (0x80000000 | BATL_PP_10 | BATL_CACHEINHIBIT)
  182. #define CFG_IBAT2U (0x80000000 | BATU_BL_256M | BATU_VS | BATU_VP)
  183. #define CFG_IBAT3L (0xFC000000 | BATL_PP_10 | BATL_CACHEINHIBIT)
  184. #define CFG_IBAT3U (0xFC000000 | BATU_BL_64M | BATU_VS | BATU_VP)
  185. #define CFG_DBAT0L CFG_IBAT0L
  186. #define CFG_DBAT0U CFG_IBAT0U
  187. #define CFG_DBAT1L CFG_IBAT1L
  188. #define CFG_DBAT1U CFG_IBAT1U
  189. #define CFG_DBAT2L CFG_IBAT2L
  190. #define CFG_DBAT2U CFG_IBAT2U
  191. #define CFG_DBAT3L CFG_IBAT3L
  192. #define CFG_DBAT3U CFG_IBAT3U
  193. /*
  194. * For booting Linux, the board info and command line data
  195. * have to be in the first 8 MB of memory, since this is
  196. * the maximum mapped by the Linux kernel during initialization.
  197. */
  198. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  199. /*-----------------------------------------------------------------------
  200. * FLASH organization
  201. */
  202. #define CFG_MAX_FLASH_BANKS 2 /* Max number of flash banks */
  203. #define CFG_MAX_FLASH_SECT 39 /* Max number of sectors in one bank */
  204. #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  205. #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  206. /* Warining: environment is not EMBEDDED in the U-Boot code.
  207. * It's stored in flash separately.
  208. */
  209. #define CFG_ENV_IS_IN_FLASH 1
  210. #if 0
  211. #define CFG_ENV_ADDR 0xFF008000
  212. #define CFG_ENV_SIZE 0x8000 /* Size of the Environment Sector */
  213. #else
  214. #define CFG_ENV_ADDR 0xFFFC0000
  215. #define CFG_ENV_SIZE 0x4000 /* Size of the Environment */
  216. #define CFG_ENV_OFFSET 0 /* starting right at the beginning */
  217. #define CFG_ENV_SECT_SIZE 0x40000 /* Size of the Environment Sector */
  218. #endif
  219. /*-----------------------------------------------------------------------
  220. * Cache Configuration
  221. */
  222. #define CFG_CACHELINE_SIZE 32
  223. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  224. # define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  225. #endif
  226. /*
  227. * Internal Definitions
  228. *
  229. * Boot Flags
  230. */
  231. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  232. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  233. /*-----------------------------------------------------------------------
  234. * PCI stuff
  235. *-----------------------------------------------------------------------
  236. */
  237. #define CONFIG_PCI /* include pci support */
  238. #undef CONFIG_PCI_PNP
  239. #define CONFIG_NET_MULTI /* Multi ethernet cards support */
  240. #define CONFIG_TULIP
  241. #define CONFIG_TULIP_USE_IO
  242. #define CFG_ETH_DEV_FN 0x7800
  243. #define CFG_ETH_IOBASE 0x00104000
  244. #define CONFIG_EEPRO100
  245. #define CFG_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
  246. #define PCI_ENET0_IOADDR 0x00104000
  247. #define PCI_ENET0_MEMADDR 0x80000000
  248. #endif /* __CONFIG_H */