omap3_spi.h 3.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117
  1. /*
  2. * Register definitions for the OMAP3 McSPI Controller
  3. *
  4. * Copyright (C) 2010 Dirk Behme <dirk.behme@googlemail.com>
  5. *
  6. * Parts taken from linux/drivers/spi/omap2_mcspi.c
  7. * Copyright (C) 2005, 2006 Nokia Corporation
  8. *
  9. * Modified by Ruslan Araslanov <ruslan.araslanov@vitecmm.com>
  10. *
  11. * See file CREDITS for list of people who contributed to this
  12. * project.
  13. *
  14. * This program is free software; you can redistribute it and/or
  15. * modify it under the terms of the GNU General Public License as
  16. * published by the Free Software Foundation; either version 2 of
  17. * the License, or (at your option) any later version.
  18. *
  19. * This program is distributed in the hope that it will be useful,
  20. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  21. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  22. * GNU General Public License for more details.
  23. *
  24. * You should have received a copy of the GNU General Public License
  25. * along with this program; if not, write to the Free Software
  26. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  27. * MA 02111-1307 USA
  28. */
  29. #ifndef _OMAP3_SPI_H_
  30. #define _OMAP3_SPI_H_
  31. #define OMAP3_MCSPI1_BASE 0x48098000
  32. #define OMAP3_MCSPI2_BASE 0x4809A000
  33. #define OMAP3_MCSPI3_BASE 0x480B8000
  34. #define OMAP3_MCSPI4_BASE 0x480BA000
  35. #define OMAP3_MCSPI_MAX_FREQ 48000000
  36. /* OMAP3 McSPI registers */
  37. struct mcspi_channel {
  38. unsigned int chconf; /* 0x2C, 0x40, 0x54, 0x68 */
  39. unsigned int chstat; /* 0x30, 0x44, 0x58, 0x6C */
  40. unsigned int chctrl; /* 0x34, 0x48, 0x5C, 0x70 */
  41. unsigned int tx; /* 0x38, 0x4C, 0x60, 0x74 */
  42. unsigned int rx; /* 0x3C, 0x50, 0x64, 0x78 */
  43. };
  44. struct mcspi {
  45. unsigned char res1[0x10];
  46. unsigned int sysconfig; /* 0x10 */
  47. unsigned int sysstatus; /* 0x14 */
  48. unsigned int irqstatus; /* 0x18 */
  49. unsigned int irqenable; /* 0x1C */
  50. unsigned int wakeupenable; /* 0x20 */
  51. unsigned int syst; /* 0x24 */
  52. unsigned int modulctrl; /* 0x28 */
  53. struct mcspi_channel channel[4]; /* channel0: 0x2C - 0x3C, bus 0 & 1 & 2 & 3 */
  54. /* channel1: 0x40 - 0x50, bus 0 & 1 */
  55. /* channel2: 0x54 - 0x64, bus 0 & 1 */
  56. /* channel3: 0x68 - 0x78, bus 0 */
  57. };
  58. /* per-register bitmasks */
  59. #define OMAP3_MCSPI_SYSCONFIG_SMARTIDLE (2 << 3)
  60. #define OMAP3_MCSPI_SYSCONFIG_ENAWAKEUP (1 << 2)
  61. #define OMAP3_MCSPI_SYSCONFIG_AUTOIDLE (1 << 0)
  62. #define OMAP3_MCSPI_SYSCONFIG_SOFTRESET (1 << 1)
  63. #define OMAP3_MCSPI_SYSSTATUS_RESETDONE (1 << 0)
  64. #define OMAP3_MCSPI_MODULCTRL_SINGLE (1 << 0)
  65. #define OMAP3_MCSPI_MODULCTRL_MS (1 << 2)
  66. #define OMAP3_MCSPI_MODULCTRL_STEST (1 << 3)
  67. #define OMAP3_MCSPI_CHCONF_PHA (1 << 0)
  68. #define OMAP3_MCSPI_CHCONF_POL (1 << 1)
  69. #define OMAP3_MCSPI_CHCONF_CLKD_MASK (0x0f << 2)
  70. #define OMAP3_MCSPI_CHCONF_EPOL (1 << 6)
  71. #define OMAP3_MCSPI_CHCONF_WL_MASK (0x1f << 7)
  72. #define OMAP3_MCSPI_CHCONF_TRM_RX_ONLY (0x01 << 12)
  73. #define OMAP3_MCSPI_CHCONF_TRM_TX_ONLY (0x02 << 12)
  74. #define OMAP3_MCSPI_CHCONF_TRM_MASK (0x03 << 12)
  75. #define OMAP3_MCSPI_CHCONF_DMAW (1 << 14)
  76. #define OMAP3_MCSPI_CHCONF_DMAR (1 << 15)
  77. #define OMAP3_MCSPI_CHCONF_DPE0 (1 << 16)
  78. #define OMAP3_MCSPI_CHCONF_DPE1 (1 << 17)
  79. #define OMAP3_MCSPI_CHCONF_IS (1 << 18)
  80. #define OMAP3_MCSPI_CHCONF_TURBO (1 << 19)
  81. #define OMAP3_MCSPI_CHCONF_FORCE (1 << 20)
  82. #define OMAP3_MCSPI_CHSTAT_RXS (1 << 0)
  83. #define OMAP3_MCSPI_CHSTAT_TXS (1 << 1)
  84. #define OMAP3_MCSPI_CHSTAT_EOT (1 << 2)
  85. #define OMAP3_MCSPI_CHCTRL_EN (1 << 0)
  86. #define OMAP3_MCSPI_WAKEUPENABLE_WKEN (1 << 0)
  87. struct omap3_spi_slave {
  88. struct spi_slave slave;
  89. struct mcspi *regs;
  90. unsigned int freq;
  91. unsigned int mode;
  92. };
  93. static inline struct omap3_spi_slave *to_omap3_spi(struct spi_slave *slave)
  94. {
  95. return container_of(slave, struct omap3_spi_slave, slave);
  96. }
  97. int omap3_spi_write(struct spi_slave *slave, unsigned int len, const u8 *txp,
  98. unsigned long flags);
  99. int omap3_spi_read(struct spi_slave *slave, unsigned int len, u8 *rxp,
  100. unsigned long flags);
  101. #endif /* _OMAP3_SPI_H_ */