M54455EVB.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474
  1. /*
  2. * Configuation settings for the Freescale MCF54455 EVB board.
  3. *
  4. * Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
  5. * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. /*
  26. * board/config.h - configuration options, board specific
  27. */
  28. #ifndef _M54455EVB_H
  29. #define _M54455EVB_H
  30. /*
  31. * High Level Configuration Options
  32. * (easy to change)
  33. */
  34. #define CONFIG_MCF5445x /* define processor family */
  35. #define CONFIG_M54455 /* define processor type */
  36. #define CONFIG_M54455EVB /* M54455EVB board */
  37. #define CONFIG_MCFUART
  38. #define CONFIG_SYS_UART_PORT (0)
  39. #define CONFIG_BAUDRATE 115200
  40. #undef CONFIG_WATCHDOG
  41. #define CONFIG_TIMESTAMP /* Print image info with timestamp */
  42. /*
  43. * BOOTP options
  44. */
  45. #define CONFIG_BOOTP_BOOTFILESIZE
  46. #define CONFIG_BOOTP_BOOTPATH
  47. #define CONFIG_BOOTP_GATEWAY
  48. #define CONFIG_BOOTP_HOSTNAME
  49. /* Command line configuration */
  50. #include <config_cmd_default.h>
  51. #define CONFIG_CMD_BOOTD
  52. #define CONFIG_CMD_CACHE
  53. #define CONFIG_CMD_DATE
  54. #define CONFIG_CMD_DHCP
  55. #define CONFIG_CMD_ELF
  56. #define CONFIG_CMD_EXT2
  57. #define CONFIG_CMD_FAT
  58. #define CONFIG_CMD_FLASH
  59. #define CONFIG_CMD_I2C
  60. #define CONFIG_CMD_IDE
  61. #define CONFIG_CMD_JFFS2
  62. #define CONFIG_CMD_MEMORY
  63. #define CONFIG_CMD_MISC
  64. #define CONFIG_CMD_MII
  65. #define CONFIG_CMD_NET
  66. #undef CONFIG_CMD_PCI
  67. #define CONFIG_CMD_PING
  68. #define CONFIG_CMD_REGINFO
  69. #define CONFIG_CMD_SPI
  70. #define CONFIG_CMD_SF
  71. #undef CONFIG_CMD_LOADB
  72. #undef CONFIG_CMD_LOADS
  73. /* Network configuration */
  74. #define CONFIG_MCFFEC
  75. #ifdef CONFIG_MCFFEC
  76. # define CONFIG_MII 1
  77. # define CONFIG_MII_INIT 1
  78. # define CONFIG_SYS_DISCOVER_PHY
  79. # define CONFIG_SYS_RX_ETH_BUFFER 8
  80. # define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
  81. # define CONFIG_SYS_FEC0_PINMUX 0
  82. # define CONFIG_SYS_FEC1_PINMUX 0
  83. # define CONFIG_SYS_FEC0_MIIBASE CONFIG_SYS_FEC0_IOBASE
  84. # define CONFIG_SYS_FEC1_MIIBASE CONFIG_SYS_FEC0_IOBASE
  85. # define MCFFEC_TOUT_LOOP 50000
  86. # define CONFIG_HAS_ETH1
  87. # define CONFIG_BOOTDELAY 1 /* autoboot after 5 seconds */
  88. # define CONFIG_BOOTARGS "root=/dev/mtdblock1 rw rootfstype=jffs2 ip=none mtdparts=physmap-flash.0:5M(kernel)ro,-(jffs2)"
  89. # define CONFIG_ETHADDR 00:e0:0c:bc:e5:60
  90. # define CONFIG_ETH1ADDR 00:e0:0c:bc:e5:61
  91. # define CONFIG_ETHPRIME "FEC0"
  92. # define CONFIG_IPADDR 192.162.1.2
  93. # define CONFIG_NETMASK 255.255.255.0
  94. # define CONFIG_SERVERIP 192.162.1.1
  95. # define CONFIG_GATEWAYIP 192.162.1.1
  96. # define CONFIG_OVERWRITE_ETHADDR_ONCE
  97. /* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
  98. # ifndef CONFIG_SYS_DISCOVER_PHY
  99. # define FECDUPLEX FULL
  100. # define FECSPEED _100BASET
  101. # else
  102. # ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
  103. # define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
  104. # endif
  105. # endif /* CONFIG_SYS_DISCOVER_PHY */
  106. #endif
  107. #define CONFIG_HOSTNAME M54455EVB
  108. #ifdef CONFIG_SYS_STMICRO_BOOT
  109. /* ST Micro serial flash */
  110. #define CONFIG_SYS_LOAD_ADDR2 0x40010013
  111. #define CONFIG_EXTRA_ENV_SETTINGS \
  112. "netdev=eth0\0" \
  113. "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \
  114. "loadaddr=0x40010000\0" \
  115. "sbfhdr=sbfhdr.bin\0" \
  116. "uboot=u-boot.bin\0" \
  117. "load=tftp ${loadaddr} ${sbfhdr};" \
  118. "tftp " __stringify(CONFIG_SYS_LOAD_ADDR2) " ${uboot} \0" \
  119. "upd=run load; run prog\0" \
  120. "prog=sf probe 0:1 1000000 3;" \
  121. "sf erase 0 30000;" \
  122. "sf write ${loadaddr} 0 0x30000;" \
  123. "save\0" \
  124. ""
  125. #else
  126. /* Atmel and Intel */
  127. #ifdef CONFIG_SYS_ATMEL_BOOT
  128. # define CONFIG_SYS_UBOOT_END 0x0403FFFF
  129. #elif defined(CONFIG_SYS_INTEL_BOOT)
  130. # define CONFIG_SYS_UBOOT_END 0x3FFFF
  131. #endif
  132. #define CONFIG_EXTRA_ENV_SETTINGS \
  133. "netdev=eth0\0" \
  134. "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \
  135. "loadaddr=0x40010000\0" \
  136. "uboot=u-boot.bin\0" \
  137. "load=tftp ${loadaddr} ${uboot}\0" \
  138. "upd=run load; run prog\0" \
  139. "prog=prot off " __stringify(CONFIG_SYS_FLASH_BASE) \
  140. " " __stringify(CONFIG_SYS_UBOOT_END) ";" \
  141. "era " __stringify(CONFIG_SYS_FLASH_BASE) " " \
  142. __stringify(CONFIG_SYS_UBOOT_END) ";" \
  143. "cp.b ${loadaddr} " __stringify(CONFIG_SYS_FLASH_BASE) \
  144. " ${filesize}; save\0" \
  145. ""
  146. #endif
  147. /* ATA configuration */
  148. #define CONFIG_ISO_PARTITION
  149. #define CONFIG_DOS_PARTITION
  150. #define CONFIG_IDE_RESET 1
  151. #define CONFIG_IDE_PREINIT 1
  152. #define CONFIG_ATAPI
  153. #undef CONFIG_LBA48
  154. #define CONFIG_SYS_IDE_MAXBUS 1
  155. #define CONFIG_SYS_IDE_MAXDEVICE 2
  156. #define CONFIG_SYS_ATA_BASE_ADDR 0x90000000
  157. #define CONFIG_SYS_ATA_IDE0_OFFSET 0
  158. #define CONFIG_SYS_ATA_DATA_OFFSET 0xA0 /* Offset for data I/O */
  159. #define CONFIG_SYS_ATA_REG_OFFSET 0xA0 /* Offset for normal register accesses */
  160. #define CONFIG_SYS_ATA_ALT_OFFSET 0xC0 /* Offset for alternate registers */
  161. #define CONFIG_SYS_ATA_STRIDE 4 /* Interval between registers */
  162. /* Realtime clock */
  163. #define CONFIG_MCFRTC
  164. #undef RTC_DEBUG
  165. #define CONFIG_SYS_RTC_OSCILLATOR (32 * CONFIG_SYS_HZ)
  166. /* Timer */
  167. #define CONFIG_MCFTMR
  168. #undef CONFIG_MCFPIT
  169. /* I2c */
  170. #define CONFIG_FSL_I2C
  171. #define CONFIG_HARD_I2C /* I2C with hardware support */
  172. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  173. #define CONFIG_SYS_I2C_SPEED 80000 /* I2C speed and slave address */
  174. #define CONFIG_SYS_I2C_SLAVE 0x7F
  175. #define CONFIG_SYS_I2C_OFFSET 0x58000
  176. #define CONFIG_SYS_IMMR CONFIG_SYS_MBAR
  177. /* DSPI and Serial Flash */
  178. #define CONFIG_CF_SPI
  179. #define CONFIG_CF_DSPI
  180. #define CONFIG_HARD_SPI
  181. #define CONFIG_SYS_SBFHDR_SIZE 0x13
  182. #ifdef CONFIG_CMD_SPI
  183. # define CONFIG_SPI_FLASH
  184. # define CONFIG_SPI_FLASH_STMICRO
  185. # define CONFIG_SYS_DSPI_CTAR0 (DSPI_CTAR_TRSZ(7) | \
  186. DSPI_CTAR_PCSSCK_1CLK | \
  187. DSPI_CTAR_PASC(0) | \
  188. DSPI_CTAR_PDT(0) | \
  189. DSPI_CTAR_CSSCK(0) | \
  190. DSPI_CTAR_ASC(0) | \
  191. DSPI_CTAR_DT(1))
  192. #endif
  193. /* PCI */
  194. #ifdef CONFIG_CMD_PCI
  195. #define CONFIG_PCI 1
  196. #define CONFIG_PCI_PNP 1
  197. #define CONFIG_PCIAUTO_SKIP_HOST_BRIDGE 1
  198. #define CONFIG_SYS_PCI_CACHE_LINE_SIZE 4
  199. #define CONFIG_SYS_PCI_MEM_BUS 0xA0000000
  200. #define CONFIG_SYS_PCI_MEM_PHYS CONFIG_SYS_PCI_MEM_BUS
  201. #define CONFIG_SYS_PCI_MEM_SIZE 0x10000000
  202. #define CONFIG_SYS_PCI_IO_BUS 0xB1000000
  203. #define CONFIG_SYS_PCI_IO_PHYS CONFIG_SYS_PCI_IO_BUS
  204. #define CONFIG_SYS_PCI_IO_SIZE 0x01000000
  205. #define CONFIG_SYS_PCI_CFG_BUS 0xB0000000
  206. #define CONFIG_SYS_PCI_CFG_PHYS CONFIG_SYS_PCI_CFG_BUS
  207. #define CONFIG_SYS_PCI_CFG_SIZE 0x01000000
  208. #endif
  209. /* FPGA - Spartan 2 */
  210. /* experiment
  211. #define CONFIG_FPGA CONFIG_SYS_SPARTAN3
  212. #define CONFIG_FPGA_COUNT 1
  213. #define CONFIG_SYS_FPGA_PROG_FEEDBACK
  214. #define CONFIG_SYS_FPGA_CHECK_CTRLC
  215. */
  216. /* Input, PCI, Flexbus, and VCO */
  217. #define CONFIG_EXTRA_CLOCK
  218. #define CONFIG_PRAM 2048 /* 2048 KB */
  219. #define CONFIG_SYS_PROMPT "-> "
  220. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  221. #if defined(CONFIG_CMD_KGDB)
  222. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  223. #else
  224. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  225. #endif
  226. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  227. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  228. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  229. #define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 0x10000)
  230. #define CONFIG_SYS_HZ 1000
  231. #define CONFIG_SYS_MBAR 0xFC000000
  232. /*
  233. * Low Level Configuration Settings
  234. * (address mappings, register initial values, etc.)
  235. * You should know what you are doing if you make changes here.
  236. */
  237. /*-----------------------------------------------------------------------
  238. * Definitions for initial stack pointer and data area (in DPRAM)
  239. */
  240. #define CONFIG_SYS_INIT_RAM_ADDR 0x80000000
  241. #define CONFIG_SYS_INIT_RAM_SIZE 0x8000 /* Size of used area in internal SRAM */
  242. #define CONFIG_SYS_INIT_RAM_CTRL 0x221
  243. #define CONFIG_SYS_GBL_DATA_OFFSET ((CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) - 32)
  244. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  245. #define CONFIG_SYS_SBFHDR_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - 32)
  246. /*-----------------------------------------------------------------------
  247. * Start addresses for the final memory configuration
  248. * (Set up by the startup code)
  249. * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
  250. */
  251. #define CONFIG_SYS_SDRAM_BASE 0x40000000
  252. #define CONFIG_SYS_SDRAM_BASE1 0x48000000
  253. #define CONFIG_SYS_SDRAM_SIZE 256 /* SDRAM size in MB */
  254. #define CONFIG_SYS_SDRAM_CFG1 0x65311610
  255. #define CONFIG_SYS_SDRAM_CFG2 0x59670000
  256. #define CONFIG_SYS_SDRAM_CTRL 0xEA0B2000
  257. #define CONFIG_SYS_SDRAM_EMOD 0x40010000
  258. #define CONFIG_SYS_SDRAM_MODE 0x00010033
  259. #define CONFIG_SYS_SDRAM_DRV_STRENGTH 0xAA
  260. #define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE + 0x400
  261. #define CONFIG_SYS_MEMTEST_END ((CONFIG_SYS_SDRAM_SIZE - 3) << 20)
  262. #ifdef CONFIG_CF_SBF
  263. # define CONFIG_SERIAL_BOOT
  264. # define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_TEXT_BASE + 0x400)
  265. #else
  266. # define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
  267. #endif
  268. #define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
  269. #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  270. /* Reserve 256 kB for malloc() */
  271. #define CONFIG_SYS_MALLOC_LEN (256 << 10)
  272. /*
  273. * For booting Linux, the board info and command line data
  274. * have to be in the first 8 MB of memory, since this is
  275. * the maximum mapped by the Linux kernel during initialization ??
  276. */
  277. /* Initial Memory map for Linux */
  278. #define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
  279. /*
  280. * Configuration for environment
  281. * Environment is not embedded in u-boot. First time runing may have env
  282. * crc error warning if there is no correct environment on the flash.
  283. */
  284. #ifdef CONFIG_CF_SBF
  285. # define CONFIG_ENV_IS_IN_SPI_FLASH
  286. # define CONFIG_ENV_SPI_CS 1
  287. #else
  288. # define CONFIG_ENV_IS_IN_FLASH 1
  289. #endif
  290. #undef CONFIG_ENV_OVERWRITE
  291. /*-----------------------------------------------------------------------
  292. * FLASH organization
  293. */
  294. #ifdef CONFIG_SYS_STMICRO_BOOT
  295. # define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
  296. # define CONFIG_SYS_FLASH0_BASE CONFIG_SYS_CS1_BASE
  297. # define CONFIG_ENV_OFFSET 0x30000
  298. # define CONFIG_ENV_SIZE 0x2000
  299. # define CONFIG_ENV_SECT_SIZE 0x10000
  300. #endif
  301. #ifdef CONFIG_SYS_ATMEL_BOOT
  302. # define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
  303. # define CONFIG_SYS_FLASH0_BASE CONFIG_SYS_CS0_BASE
  304. # define CONFIG_SYS_FLASH1_BASE CONFIG_SYS_CS1_BASE
  305. # define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x40000)
  306. # define CONFIG_ENV_SIZE 0x2000
  307. # define CONFIG_ENV_SECT_SIZE 0x10000
  308. #endif
  309. #ifdef CONFIG_SYS_INTEL_BOOT
  310. # define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
  311. # define CONFIG_SYS_FLASH0_BASE CONFIG_SYS_CS0_BASE
  312. # define CONFIG_SYS_FLASH1_BASE CONFIG_SYS_CS1_BASE
  313. # define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x40000)
  314. # define CONFIG_ENV_SIZE 0x2000
  315. # define CONFIG_ENV_SECT_SIZE 0x20000
  316. #endif
  317. #define CONFIG_SYS_FLASH_CFI
  318. #ifdef CONFIG_SYS_FLASH_CFI
  319. # define CONFIG_FLASH_CFI_DRIVER 1
  320. # define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1
  321. # define CONFIG_SYS_FLASH_SIZE 0x1000000 /* Max size that the board might have */
  322. # define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_8BIT
  323. # define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */
  324. # define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */
  325. # define CONFIG_SYS_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
  326. # define CONFIG_SYS_FLASH_CHECKSUM
  327. # define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_CS0_BASE, CONFIG_SYS_CS1_BASE }
  328. # define CONFIG_FLASH_CFI_LEGACY
  329. #ifdef CONFIG_FLASH_CFI_LEGACY
  330. # define CONFIG_SYS_ATMEL_REGION 4
  331. # define CONFIG_SYS_ATMEL_TOTALSECT 11
  332. # define CONFIG_SYS_ATMEL_SECT {1, 2, 1, 7}
  333. # define CONFIG_SYS_ATMEL_SECTSZ {0x4000, 0x2000, 0x8000, 0x10000}
  334. #endif
  335. #endif
  336. /*
  337. * This is setting for JFFS2 support in u-boot.
  338. * NOTE: Enable CONFIG_CMD_JFFS2 for JFFS2 support.
  339. */
  340. #ifdef CONFIG_CMD_JFFS2
  341. #ifdef CF_STMICRO_BOOT
  342. # define CONFIG_JFFS2_DEV "nor1"
  343. # define CONFIG_JFFS2_PART_SIZE 0x01000000
  344. # define CONFIG_JFFS2_PART_OFFSET (CONFIG_SYS_FLASH2_BASE + 0x500000)
  345. #endif
  346. #ifdef CONFIG_SYS_ATMEL_BOOT
  347. # define CONFIG_JFFS2_DEV "nor1"
  348. # define CONFIG_JFFS2_PART_SIZE 0x01000000
  349. # define CONFIG_JFFS2_PART_OFFSET (CONFIG_SYS_FLASH1_BASE + 0x500000)
  350. #endif
  351. #ifdef CONFIG_SYS_INTEL_BOOT
  352. # define CONFIG_JFFS2_DEV "nor0"
  353. # define CONFIG_JFFS2_PART_SIZE (0x01000000 - 0x500000)
  354. # define CONFIG_JFFS2_PART_OFFSET (CONFIG_SYS_FLASH0_BASE + 0x500000)
  355. #endif
  356. #endif
  357. /*-----------------------------------------------------------------------
  358. * Cache Configuration
  359. */
  360. #define CONFIG_SYS_CACHELINE_SIZE 16
  361. #define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
  362. CONFIG_SYS_INIT_RAM_SIZE - 8)
  363. #define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
  364. CONFIG_SYS_INIT_RAM_SIZE - 4)
  365. #define CONFIG_SYS_ICACHE_INV (CF_CACR_BCINVA + CF_CACR_ICINVA)
  366. #define CONFIG_SYS_DCACHE_INV (CF_CACR_DCINVA)
  367. #define CONFIG_SYS_CACHE_ACR2 (CONFIG_SYS_SDRAM_BASE | \
  368. CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
  369. CF_ACR_EN | CF_ACR_SM_ALL)
  370. #define CONFIG_SYS_CACHE_ICACR (CF_CACR_BEC | CF_CACR_IEC | \
  371. CF_CACR_ICINVA | CF_CACR_EUSP)
  372. #define CONFIG_SYS_CACHE_DCACR ((CONFIG_SYS_CACHE_ICACR | \
  373. CF_CACR_DEC | CF_CACR_DDCM_P | \
  374. CF_CACR_DCINVA) & ~CF_CACR_ICINVA)
  375. /*-----------------------------------------------------------------------
  376. * Memory bank definitions
  377. */
  378. /*
  379. * CS0 - NOR Flash 1, 2, 4, or 8MB
  380. * CS1 - CompactFlash and registers
  381. * CS2 - CPLD
  382. * CS3 - FPGA
  383. * CS4 - Available
  384. * CS5 - Available
  385. */
  386. #if defined(CONFIG_SYS_ATMEL_BOOT) || defined(CONFIG_SYS_STMICRO_BOOT)
  387. /* Atmel Flash */
  388. #define CONFIG_SYS_CS0_BASE 0x04000000
  389. #define CONFIG_SYS_CS0_MASK 0x00070001
  390. #define CONFIG_SYS_CS0_CTRL 0x00001140
  391. /* Intel Flash */
  392. #define CONFIG_SYS_CS1_BASE 0x00000000
  393. #define CONFIG_SYS_CS1_MASK 0x01FF0001
  394. #define CONFIG_SYS_CS1_CTRL 0x00000D60
  395. #define CONFIG_SYS_ATMEL_BASE CONFIG_SYS_CS0_BASE
  396. #else
  397. /* Intel Flash */
  398. #define CONFIG_SYS_CS0_BASE 0x00000000
  399. #define CONFIG_SYS_CS0_MASK 0x01FF0001
  400. #define CONFIG_SYS_CS0_CTRL 0x00000D60
  401. /* Atmel Flash */
  402. #define CONFIG_SYS_CS1_BASE 0x04000000
  403. #define CONFIG_SYS_CS1_MASK 0x00070001
  404. #define CONFIG_SYS_CS1_CTRL 0x00001140
  405. #define CONFIG_SYS_ATMEL_BASE CONFIG_SYS_CS1_BASE
  406. #endif
  407. /* CPLD */
  408. #define CONFIG_SYS_CS2_BASE 0x08000000
  409. #define CONFIG_SYS_CS2_MASK 0x00070001
  410. #define CONFIG_SYS_CS2_CTRL 0x003f1140
  411. /* FPGA */
  412. #define CONFIG_SYS_CS3_BASE 0x09000000
  413. #define CONFIG_SYS_CS3_MASK 0x00070001
  414. #define CONFIG_SYS_CS3_CTRL 0x00000020
  415. #endif /* _M54455EVB_H */