w7o.c 7.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273
  1. /*
  2. * (C) Copyright 2001
  3. * Erik Theisen, Wave 7 Optics, etheisen@mindspring.com.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #include <common.h>
  24. #include <command.h>
  25. #include "w7o.h"
  26. #include <asm/processor.h>
  27. #include "vpd.h"
  28. #include "errors.h"
  29. #include <watchdog.h>
  30. unsigned long get_dram_size (void);
  31. void sdram_init(void);
  32. /* ------------------------------------------------------------------------- */
  33. int board_early_init_f (void)
  34. {
  35. #if defined(CONFIG_W7OLMG)
  36. /*
  37. * Setup GPIO pins - reset devices.
  38. */
  39. out32 (PPC405GP_GPIO0_ODR, 0x10000000); /* one open drain pin */
  40. out32 (PPC405GP_GPIO0_OR, 0x3E000000); /* set output pins to default */
  41. out32 (PPC405GP_GPIO0_TCR, 0x7f800000); /* setup for output */
  42. /*
  43. * IRQ 0-15 405GP internally generated; active high; level sensitive
  44. * IRQ 16 405GP internally generated; active low; level sensitive
  45. * IRQ 17-24 RESERVED
  46. * IRQ 25 (EXT IRQ 0) XILINX; active low; level sensitive
  47. * IRQ 26 (EXT IRQ 1) PCI INT A; active low; level sensitive
  48. * IRQ 27 (EXT IRQ 2) PCI INT B; active low; level sensitive
  49. * IRQ 28 (EXT IRQ 3) SAM 2; active low; level sensitive
  50. * IRQ 29 (EXT IRQ 4) Battery Bad; active low; level sensitive
  51. * IRQ 30 (EXT IRQ 5) Level One PHY; active low; level sensitive
  52. * IRQ 31 (EXT IRQ 6) SAM 1; active high; level sensitive
  53. */
  54. mtdcr (UIC0SR, 0xFFFFFFFF); /* clear all ints */
  55. mtdcr (UIC0ER, 0x00000000); /* disable all ints */
  56. mtdcr (UIC0CR, 0x00000000); /* set all to be non-critical */
  57. mtdcr (UIC0PR, 0xFFFFFF80); /* set int polarities */
  58. mtdcr (UIC0TR, 0x10000000); /* set int trigger levels */
  59. mtdcr (UIC0VCR, 0x00000001); /* set vect base=0,
  60. INT0 highest priority */
  61. mtdcr (UIC0SR, 0xFFFFFFFF); /* clear all ints */
  62. #elif defined(CONFIG_W7OLMC)
  63. /*
  64. * Setup GPIO pins
  65. */
  66. out32 (PPC405GP_GPIO0_ODR, 0x01800000); /* XCV Done Open Drain */
  67. out32 (PPC405GP_GPIO0_OR, 0x03800000); /* set out pins to default */
  68. out32 (PPC405GP_GPIO0_TCR, 0x66C00000); /* setup for output */
  69. /*
  70. * IRQ 0-15 405GP internally generated; active high; level sensitive
  71. * IRQ 16 405GP internally generated; active low; level sensitive
  72. * IRQ 17-24 RESERVED
  73. * IRQ 25 (EXT IRQ 0) DBE 0; active low; level sensitive
  74. * IRQ 26 (EXT IRQ 1) DBE 1; active low; level sensitive
  75. * IRQ 27 (EXT IRQ 2) DBE 2; active low; level sensitive
  76. * IRQ 28 (EXT IRQ 3) DBE Common; active low; level sensitive
  77. * IRQ 29 (EXT IRQ 4) PCI; active low; level sensitive
  78. * IRQ 30 (EXT IRQ 5) RCMM Reset; active low; level sensitive
  79. * IRQ 31 (EXT IRQ 6) PHY; active high; level sensitive
  80. */
  81. mtdcr (UIC0SR, 0xFFFFFFFF); /* clear all ints */
  82. mtdcr (UIC0ER, 0x00000000); /* disable all ints */
  83. mtdcr (UIC0CR, 0x00000000); /* set all to be non-critical */
  84. mtdcr (UIC0PR, 0xFFFFFF80); /* set int polarities */
  85. mtdcr (UIC0TR, 0x10000000); /* set int trigger levels */
  86. mtdcr (UIC0VCR, 0x00000001); /* set vect base=0,
  87. INT0 highest priority */
  88. mtdcr (UIC0SR, 0xFFFFFFFF); /* clear all ints */
  89. #else /* Unknown */
  90. # error "Unknown W7O board configuration"
  91. #endif
  92. WATCHDOG_RESET (); /* Reset the watchdog */
  93. temp_uart_init (); /* init the uart for debug */
  94. WATCHDOG_RESET (); /* Reset the watchdog */
  95. test_led (); /* test the LEDs */
  96. test_sdram (get_dram_size ()); /* test the dram */
  97. log_stat (ERR_POST1); /* log status,post1 complete */
  98. return 0;
  99. }
  100. /* ------------------------------------------------------------------------- */
  101. /*
  102. * Check Board Identity:
  103. */
  104. int checkboard (void)
  105. {
  106. VPD vpd;
  107. puts ("Board: ");
  108. /* VPD data present in I2C EEPROM */
  109. if (vpd_get_data (CONFIG_SYS_DEF_EEPROM_ADDR, &vpd) == 0) {
  110. /*
  111. * Known board type.
  112. */
  113. if (vpd.productId[0] &&
  114. ((strncmp (vpd.productId, "GMM", 3) == 0) ||
  115. (strncmp (vpd.productId, "CMM", 3) == 0))) {
  116. /* Output board information on startup */
  117. printf ("\"%s\", revision '%c', serial# %ld, manufacturer %u\n", vpd.productId, vpd.revisionId, vpd.serialNum, vpd.manuID);
  118. return (0);
  119. }
  120. }
  121. puts ("### Unknown HW ID - assuming NOTHING\n");
  122. return (0);
  123. }
  124. /* ------------------------------------------------------------------------- */
  125. phys_size_t initdram (int board_type)
  126. {
  127. /*
  128. * ToDo: Move the asm init routine sdram_init() to this C file,
  129. * or even better use some common ppc4xx code available
  130. * in arch/powerpc/cpu/ppc4xx
  131. */
  132. sdram_init();
  133. return get_dram_size ();
  134. }
  135. unsigned long get_dram_size (void)
  136. {
  137. int tmp, i, regs[4];
  138. int size = 0;
  139. /* Get bank Size registers */
  140. mtdcr (SDRAM0_CFGADDR, SDRAM0_B0CR); /* get bank 0 config reg */
  141. regs[0] = mfdcr (SDRAM0_CFGDATA);
  142. mtdcr (SDRAM0_CFGADDR, SDRAM0_B1CR); /* get bank 1 config reg */
  143. regs[1] = mfdcr (SDRAM0_CFGDATA);
  144. mtdcr (SDRAM0_CFGADDR, SDRAM0_B2CR); /* get bank 2 config reg */
  145. regs[2] = mfdcr (SDRAM0_CFGDATA);
  146. mtdcr (SDRAM0_CFGADDR, SDRAM0_B3CR); /* get bank 3 config reg */
  147. regs[3] = mfdcr (SDRAM0_CFGDATA);
  148. /* compute the size, add each bank if enabled */
  149. for (i = 0; i < 4; i++) {
  150. if (regs[i] & 0x0001) { /* if enabled, */
  151. tmp = ((regs[i] >> (31 - 14)) & 0x7); /* get size bits */
  152. tmp = 0x400000 << tmp; /* Size bits X 4MB = size */
  153. size += tmp;
  154. }
  155. }
  156. return size;
  157. }
  158. int misc_init_f (void)
  159. {
  160. return 0;
  161. }
  162. static void w7o_env_init (VPD * vpd)
  163. {
  164. /*
  165. * Read VPD
  166. */
  167. if (vpd_get_data (CONFIG_SYS_DEF_EEPROM_ADDR, vpd) != 0)
  168. return;
  169. /*
  170. * Known board type.
  171. */
  172. if (vpd->productId[0] &&
  173. ((strncmp (vpd->productId, "GMM", 3) == 0) ||
  174. (strncmp (vpd->productId, "CMM", 3) == 0))) {
  175. char buf[30];
  176. char *eth;
  177. char *serial = getenv ("serial#");
  178. char *ethaddr = getenv ("ethaddr");
  179. /* Set 'serial#' envvar if serial# isn't set */
  180. if (!serial) {
  181. sprintf (buf, "%s-%ld", vpd->productId,
  182. vpd->serialNum);
  183. setenv ("serial#", buf);
  184. }
  185. /* Set 'ethaddr' envvar if 'ethaddr' envvar is the default */
  186. eth = (char *)(vpd->ethAddrs[0]);
  187. if (ethaddr
  188. && (strcmp(ethaddr, __stringify(CONFIG_ETHADDR)) == 0)) {
  189. /* Now setup ethaddr */
  190. sprintf (buf, "%02x:%02x:%02x:%02x:%02x:%02x",
  191. eth[0], eth[1], eth[2], eth[3], eth[4],
  192. eth[5]);
  193. setenv ("ethaddr", buf);
  194. }
  195. }
  196. } /* w7o_env_init() */
  197. int misc_init_r (void)
  198. {
  199. VPD vpd; /* VPD information */
  200. #if defined(CONFIG_W7OLMG)
  201. unsigned long greg; /* GPIO Register */
  202. greg = in32 (PPC405GP_GPIO0_OR);
  203. /*
  204. * XXX - Unreset devices - this should be moved into VxWorks driver code
  205. */
  206. greg |= 0x41800000L; /* SAM, PHY, Galileo */
  207. out32 (PPC405GP_GPIO0_OR, greg); /* set output pins to default */
  208. #endif /* CONFIG_W7OLMG */
  209. /*
  210. * Initialize W7O environment variables
  211. */
  212. w7o_env_init (&vpd);
  213. /*
  214. * Initialize the FPGA(s).
  215. */
  216. if (init_fpga () == 0)
  217. test_fpga ((unsigned short *) CONFIG_FPGAS_BASE);
  218. /* More POST testing. */
  219. post2 ();
  220. /* Done with hardware initialization and POST. */
  221. log_stat (ERR_POSTOK);
  222. /* Call silly, fail safe boot init routine */
  223. init_fsboot ();
  224. return (0);
  225. }