dv_board.c 7.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251
  1. /*
  2. * Copyright (C) 2007 Sergey Kubushyn <ksi@koi8.net>
  3. *
  4. * Parts are shamelessly stolen from various TI sources, original copyright
  5. * follows:
  6. * -----------------------------------------------------------------
  7. *
  8. * Copyright (C) 2004 Texas Instruments.
  9. *
  10. * ----------------------------------------------------------------------------
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License, or
  14. * (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  24. * ----------------------------------------------------------------------------
  25. */
  26. #include <common.h>
  27. #include <i2c.h>
  28. #include <asm/arch/hardware.h>
  29. #include <asm/arch/emac_defs.h>
  30. #define MACH_TYPE_SCHMOOGIE 1255
  31. DECLARE_GLOBAL_DATA_PTR;
  32. extern void i2c_init(int speed, int slaveaddr);
  33. extern void timer_init(void);
  34. extern int eth_hw_init(void);
  35. extern phy_t phy;
  36. /* Works on Always On power domain only (no PD argument) */
  37. void lpsc_on(unsigned int id)
  38. {
  39. dv_reg_p mdstat, mdctl;
  40. if (id >= DAVINCI_LPSC_GEM)
  41. return; /* Don't work on DSP Power Domain */
  42. mdstat = REG_P(PSC_MDSTAT_BASE + (id * 4));
  43. mdctl = REG_P(PSC_MDCTL_BASE + (id * 4));
  44. while (REG(PSC_PTSTAT) & 0x01) {;}
  45. if ((*mdstat & 0x1f) == 0x03)
  46. return; /* Already on and enabled */
  47. *mdctl |= 0x03;
  48. /* Special treatment for some modules as for sprue14 p.7.4.2 */
  49. if ( (id == DAVINCI_LPSC_VPSSSLV) ||
  50. (id == DAVINCI_LPSC_EMAC) ||
  51. (id == DAVINCI_LPSC_EMAC_WRAPPER) ||
  52. (id == DAVINCI_LPSC_MDIO) ||
  53. (id == DAVINCI_LPSC_USB) ||
  54. (id == DAVINCI_LPSC_ATA) ||
  55. (id == DAVINCI_LPSC_VLYNQ) ||
  56. (id == DAVINCI_LPSC_UHPI) ||
  57. (id == DAVINCI_LPSC_DDR_EMIF) ||
  58. (id == DAVINCI_LPSC_AEMIF) ||
  59. (id == DAVINCI_LPSC_MMC_SD) ||
  60. (id == DAVINCI_LPSC_MEMSTICK) ||
  61. (id == DAVINCI_LPSC_McBSP) ||
  62. (id == DAVINCI_LPSC_GPIO)
  63. )
  64. *mdctl |= 0x200;
  65. REG(PSC_PTCMD) = 0x01;
  66. while (REG(PSC_PTSTAT) & 0x03) {;}
  67. while ((*mdstat & 0x1f) != 0x03) {;} /* Probably an overkill... */
  68. }
  69. void dsp_on(void)
  70. {
  71. int i;
  72. if (REG(PSC_PDSTAT1) & 0x1f)
  73. return; /* Already on */
  74. REG(PSC_GBLCTL) |= 0x01;
  75. REG(PSC_PDCTL1) |= 0x01;
  76. REG(PSC_PDCTL1) &= ~0x100;
  77. REG(PSC_MDCTL_BASE + (DAVINCI_LPSC_GEM * 4)) |= 0x03;
  78. REG(PSC_MDCTL_BASE + (DAVINCI_LPSC_GEM * 4)) &= 0xfffffeff;
  79. REG(PSC_MDCTL_BASE + (DAVINCI_LPSC_IMCOP * 4)) |= 0x03;
  80. REG(PSC_MDCTL_BASE + (DAVINCI_LPSC_IMCOP * 4)) &= 0xfffffeff;
  81. REG(PSC_PTCMD) = 0x02;
  82. for (i = 0; i < 100; i++) {
  83. if (REG(PSC_EPCPR) & 0x02)
  84. break;
  85. }
  86. REG(PSC_CHP_SHRTSW) = 0x01;
  87. REG(PSC_PDCTL1) |= 0x100;
  88. REG(PSC_EPCCR) = 0x02;
  89. for (i = 0; i < 100; i++) {
  90. if (!(REG(PSC_PTSTAT) & 0x02))
  91. break;
  92. }
  93. REG(PSC_GBLCTL) &= ~0x1f;
  94. }
  95. int board_init(void)
  96. {
  97. /* arch number of the board */
  98. gd->bd->bi_arch_number = MACH_TYPE_SCHMOOGIE;
  99. /* address of boot parameters */
  100. gd->bd->bi_boot_params = LINUX_BOOT_PARAM_ADDR;
  101. /* Workaround for TMS320DM6446 errata 1.3.22 */
  102. REG(PSC_SILVER_BULLET) = 0;
  103. /* Power on required peripherals */
  104. lpsc_on(DAVINCI_LPSC_EMAC);
  105. lpsc_on(DAVINCI_LPSC_EMAC_WRAPPER);
  106. lpsc_on(DAVINCI_LPSC_MDIO);
  107. lpsc_on(DAVINCI_LPSC_I2C);
  108. lpsc_on(DAVINCI_LPSC_UART0);
  109. lpsc_on(DAVINCI_LPSC_TIMER1);
  110. lpsc_on(DAVINCI_LPSC_GPIO);
  111. /* Powerup the DSP */
  112. dsp_on();
  113. /* Bringup UART0 out of reset */
  114. REG(UART0_PWREMU_MGMT) = 0x0000e003;
  115. /* Enable GIO3.3V cells used for EMAC */
  116. REG(VDD3P3V_PWDN) = 0;
  117. /* Enable UART0 MUX lines */
  118. REG(PINMUX1) |= 1;
  119. /* Enable EMAC and AEMIF pins */
  120. REG(PINMUX0) = 0x80000c1f;
  121. /* Enable I2C pin Mux */
  122. REG(PINMUX1) |= (1 << 7);
  123. /* Set the Bus Priority Register to appropriate value */
  124. REG(VBPR) = 0x20;
  125. timer_init();
  126. return(0);
  127. }
  128. int misc_init_r (void)
  129. {
  130. u_int8_t tmp[20], buf[10];
  131. int i = 0;
  132. int clk = 0;
  133. /* Set serial number from UID chip */
  134. u_int8_t crc_tbl[256] = {
  135. 0x00, 0x5e, 0xbc, 0xe2, 0x61, 0x3f, 0xdd, 0x83,
  136. 0xc2, 0x9c, 0x7e, 0x20, 0xa3, 0xfd, 0x1f, 0x41,
  137. 0x9d, 0xc3, 0x21, 0x7f, 0xfc, 0xa2, 0x40, 0x1e,
  138. 0x5f, 0x01, 0xe3, 0xbd, 0x3e, 0x60, 0x82, 0xdc,
  139. 0x23, 0x7d, 0x9f, 0xc1, 0x42, 0x1c, 0xfe, 0xa0,
  140. 0xe1, 0xbf, 0x5d, 0x03, 0x80, 0xde, 0x3c, 0x62,
  141. 0xbe, 0xe0, 0x02, 0x5c, 0xdf, 0x81, 0x63, 0x3d,
  142. 0x7c, 0x22, 0xc0, 0x9e, 0x1d, 0x43, 0xa1, 0xff,
  143. 0x46, 0x18, 0xfa, 0xa4, 0x27, 0x79, 0x9b, 0xc5,
  144. 0x84, 0xda, 0x38, 0x66, 0xe5, 0xbb, 0x59, 0x07,
  145. 0xdb, 0x85, 0x67, 0x39, 0xba, 0xe4, 0x06, 0x58,
  146. 0x19, 0x47, 0xa5, 0xfb, 0x78, 0x26, 0xc4, 0x9a,
  147. 0x65, 0x3b, 0xd9, 0x87, 0x04, 0x5a, 0xb8, 0xe6,
  148. 0xa7, 0xf9, 0x1b, 0x45, 0xc6, 0x98, 0x7a, 0x24,
  149. 0xf8, 0xa6, 0x44, 0x1a, 0x99, 0xc7, 0x25, 0x7b,
  150. 0x3a, 0x64, 0x86, 0xd8, 0x5b, 0x05, 0xe7, 0xb9,
  151. 0x8c, 0xd2, 0x30, 0x6e, 0xed, 0xb3, 0x51, 0x0f,
  152. 0x4e, 0x10, 0xf2, 0xac, 0x2f, 0x71, 0x93, 0xcd,
  153. 0x11, 0x4f, 0xad, 0xf3, 0x70, 0x2e, 0xcc, 0x92,
  154. 0xd3, 0x8d, 0x6f, 0x31, 0xb2, 0xec, 0x0e, 0x50,
  155. 0xaf, 0xf1, 0x13, 0x4d, 0xce, 0x90, 0x72, 0x2c,
  156. 0x6d, 0x33, 0xd1, 0x8f, 0x0c, 0x52, 0xb0, 0xee,
  157. 0x32, 0x6c, 0x8e, 0xd0, 0x53, 0x0d, 0xef, 0xb1,
  158. 0xf0, 0xae, 0x4c, 0x12, 0x91, 0xcf, 0x2d, 0x73,
  159. 0xca, 0x94, 0x76, 0x28, 0xab, 0xf5, 0x17, 0x49,
  160. 0x08, 0x56, 0xb4, 0xea, 0x69, 0x37, 0xd5, 0x8b,
  161. 0x57, 0x09, 0xeb, 0xb5, 0x36, 0x68, 0x8a, 0xd4,
  162. 0x95, 0xcb, 0x29, 0x77, 0xf4, 0xaa, 0x48, 0x16,
  163. 0xe9, 0xb7, 0x55, 0x0b, 0x88, 0xd6, 0x34, 0x6a,
  164. 0x2b, 0x75, 0x97, 0xc9, 0x4a, 0x14, 0xf6, 0xa8,
  165. 0x74, 0x2a, 0xc8, 0x96, 0x15, 0x4b, 0xa9, 0xf7,
  166. 0xb6, 0xe8, 0x0a, 0x54, 0xd7, 0x89, 0x6b, 0x35
  167. };
  168. clk = ((REG(PLL2_PLLM) + 1) * 27) / ((REG(PLL2_DIV2) & 0x1f) + 1);
  169. printf ("ARM Clock : %dMHz\n", ((REG(PLL1_PLLM) + 1) * 27 ) / 2);
  170. printf ("DDR Clock : %dMHz\n", (clk / 2));
  171. /* Set serial number from UID chip */
  172. if (i2c_read(CFG_UID_ADDR, 0, 1, buf, 8)) {
  173. printf("\nUID @ 0x%02x read FAILED!!!\n", CFG_UID_ADDR);
  174. forceenv("serial#", "FAILED");
  175. } else {
  176. if (buf[0] != 0x70) { /* Device Family Code */
  177. printf("\nUID @ 0x%02x read FAILED!!!\n", CFG_UID_ADDR);
  178. forceenv("serial#", "FAILED");
  179. }
  180. }
  181. /* Now check CRC */
  182. tmp[0] = 0;
  183. for (i = 0; i < 8; i++)
  184. tmp[0] = crc_tbl[tmp[0] ^ buf[i]];
  185. if (tmp[0] != 0) {
  186. printf("\nUID @ 0x%02x - BAD CRC!!!\n", CFG_UID_ADDR);
  187. forceenv("serial#", "FAILED");
  188. } else {
  189. /* CRC OK, set "serial" env variable */
  190. sprintf((char *)&tmp[0], "%02x%02x%02x%02x%02x%02x",
  191. buf[6], buf[5], buf[4], buf[3], buf[2], buf[1]);
  192. forceenv("serial#", (char *)&tmp[0]);
  193. }
  194. if (!eth_hw_init()) {
  195. printf("ethernet init failed!\n");
  196. } else {
  197. printf("ETH PHY : %s\n", phy.name);
  198. }
  199. return(0);
  200. }
  201. int dram_init(void)
  202. {
  203. gd->bd->bi_dram[0].start = PHYS_SDRAM_1;
  204. gd->bd->bi_dram[0].size = PHYS_SDRAM_1_SIZE;
  205. return(0);
  206. }