init.S 3.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148
  1. /*
  2. * (C) Copyright 2007-2008
  3. * Stefan Roese, DENX Software Engineering, sr@denx.de.
  4. *
  5. * Based on code provided from Senao and AMCC
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. #include <config.h>
  26. #include <ppc4xx.h>
  27. #include <ppc_asm.tmpl>
  28. #include <ppc_defs.h>
  29. #define mtsdram_as(reg, value) \
  30. addi r4,0,reg ; \
  31. mtdcr memcfga,r4 ; \
  32. addis r4,0,value@h ; \
  33. ori r4,r4,value@l ; \
  34. mtdcr memcfgd,r4 ;
  35. .globl ext_bus_cntlr_init
  36. ext_bus_cntlr_init:
  37. /*
  38. * DDR2 setup
  39. */
  40. /* Following the DDR Core Manual, here is the initialization */
  41. /* Step 1 */
  42. /* Step 2 */
  43. /* Step 3 */
  44. /* base=00000000, size=128MByte (5), mode=2 (n*10*4) */
  45. mtsdram_as(SDRAM_MB0CF, 0x00005201);
  46. /* base=08000000, size=128MByte (5), mode=2 (n*10*4) */
  47. mtsdram_as(SDRAM_MB1CF, (0x08000000 >> 3) | 0x5201);
  48. /* SDRAM_CLKTR: Adv Addr clock by 180 deg */
  49. mtsdram_as(SDRAM_CLKTR,0x80000000);
  50. /* Refresh Time register (0x30) Refresh every 7.8125uS */
  51. mtsdram_as(SDRAM_RTR, 0x06180000);
  52. /* SDRAM_SDTR1 */
  53. mtsdram_as(SDRAM_SDTR1, 0x80201000);
  54. /* SDRAM_SDTR2 */
  55. mtsdram_as(SDRAM_SDTR2, 0x32204232);
  56. /* SDRAM_SDTR3 */
  57. mtsdram_as(SDRAM_SDTR3, 0x080b0d1a);
  58. mtsdram_as(SDRAM_MMODE, 0x00000442);
  59. mtsdram_as(SDRAM_MEMODE, 0x00000404);
  60. /* SDRAM0_MCOPT1 (0X20) No ECC Gen */
  61. mtsdram_as(SDRAM_MCOPT1, 0x04322000);
  62. /* NOP */
  63. mtsdram_as(SDRAM_INITPLR0, 0xa8380000);
  64. /* precharge 3 DDR clock cycle */
  65. mtsdram_as(SDRAM_INITPLR1, 0x81900400);
  66. /* EMR2 twr = 2tck */
  67. mtsdram_as(SDRAM_INITPLR2, 0x81020000);
  68. /* EMR3 twr = 2tck */
  69. mtsdram_as(SDRAM_INITPLR3, 0x81030000);
  70. /* EMR DLL ENABLE twr = 2tck */
  71. mtsdram_as(SDRAM_INITPLR4, 0x81010404);
  72. /* MR w/ DLL reset
  73. * Note: 5 is CL. May need to be changed
  74. */
  75. mtsdram_as(SDRAM_INITPLR5, 0x81000542);
  76. /* precharge 3 DDR clock cycle */
  77. mtsdram_as(SDRAM_INITPLR6, 0x81900400);
  78. /* Auto-refresh trfc = 26tck */
  79. mtsdram_as(SDRAM_INITPLR7, 0x8D080000);
  80. /* Auto-refresh trfc = 26tck */
  81. mtsdram_as(SDRAM_INITPLR8, 0x8D080000);
  82. /* Auto-refresh */
  83. mtsdram_as(SDRAM_INITPLR9, 0x8D080000);
  84. /* Auto-refresh */
  85. mtsdram_as(SDRAM_INITPLR10, 0x8D080000);
  86. /* MRS - normal operation; wait 2 cycle (set wait to tMRD) */
  87. mtsdram_as(SDRAM_INITPLR11, 0x81000442);
  88. mtsdram_as(SDRAM_INITPLR12, 0x81010780);
  89. mtsdram_as(SDRAM_INITPLR13, 0x81010400);
  90. mtsdram_as(SDRAM_INITPLR14, 0x00000000);
  91. mtsdram_as(SDRAM_INITPLR15, 0x00000000);
  92. /* SET MCIF0_CODT Die Termination On */
  93. mtsdram_as(SDRAM_CODT, 0x0080f837);
  94. mtsdram_as(SDRAM_MODT0, 0x01800000);
  95. #if 0 /* test-only: not sure if 0 is ok when 2nd bank is used */
  96. mtsdram_as(SDRAM_MODT1, 0x00000000);
  97. #endif
  98. mtsdram_as(SDRAM_WRDTR, 0x00000000);
  99. /* SDRAM0_MCOPT2 (0X21) Start initialization */
  100. mtsdram_as(SDRAM_MCOPT2, 0x20000000);
  101. /* Step 5 */
  102. lis r3,0x1 /* 400000 = wait 100ms */
  103. mtctr r3
  104. pll_wait:
  105. bdnz pll_wait
  106. /* Step 6 */
  107. /* SDRAM_DLCR */
  108. mtsdram_as(SDRAM_DLCR, 0x030000a5);
  109. /* SDRAM_RDCC */
  110. mtsdram_as(SDRAM_RDCC, 0x40000000);
  111. /* SDRAM_RQDC */
  112. mtsdram_as(SDRAM_RQDC, 0x80000038);
  113. /* SDRAM_RFDC */
  114. mtsdram_as(SDRAM_RFDC, 0x00000209);
  115. /* Enable memory controller */
  116. mtsdram_as(SDRAM_MCOPT2, 0x28000000);
  117. blr