IceCube.h 6.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226
  1. /*
  2. * (C) Copyright 2003
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #ifndef __CONFIG_H
  24. #define __CONFIG_H
  25. /*
  26. * High Level Configuration Options
  27. * (easy to change)
  28. */
  29. #define CONFIG_MPC5XXX 1 /* This is an MPC5xxx CPU */
  30. #define CONFIG_ICECUBE 1 /* ... on IceCube board */
  31. #define CFG_MPC5XXX_CLKIN 33333333 /* ... running at 33MHz */
  32. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  33. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  34. #define CFG_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
  35. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  36. # define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  37. #endif
  38. /*
  39. * Serial console configuration
  40. */
  41. #define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
  42. #define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
  43. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
  44. #ifdef CONFIG_MPC5200 /* MPC5100 PCI is not supported yet. */
  45. /*
  46. * PCI Mapping:
  47. * 0x40000000 - 0x4fffffff - PCI Memory
  48. * 0x50000000 - 0x50ffffff - PCI IO Space
  49. */
  50. #define CONFIG_PCI 1
  51. #define CONFIG_PCI_PNP 1
  52. #define CONFIG_PCI_SCAN_SHOW 1
  53. #define CONFIG_PCI_MEM_BUS 0x40000000
  54. #define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
  55. #define CONFIG_PCI_MEM_SIZE 0x10000000
  56. #define CONFIG_PCI_IO_BUS 0x50000000
  57. #define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
  58. #define CONFIG_PCI_IO_SIZE 0x01000000
  59. #define CONFIG_NET_MULTI 1
  60. #define CONFIG_EEPRO100 1
  61. #define CFG_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
  62. #define ADD_PCI_CMD CFG_CMD_PCI
  63. #else /* MPC5100 */
  64. #define ADD_PCI_CMD 0 /* no CFG_CMD_PCI */
  65. #endif
  66. /*
  67. * Supported commands
  68. */
  69. #define CONFIG_COMMANDS (CONFIG_CMD_DFL | ADD_PCI_CMD | \
  70. CFG_CMD_I2C | CFG_CMD_EEPROM)
  71. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  72. #include <cmd_confdefs.h>
  73. /*
  74. * Autobooting
  75. */
  76. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  77. #define CONFIG_BOOTCOMMAND "bootm 100000" /* autoboot command */
  78. #define CONFIG_BOOTARGS "root=/dev/ram rw"
  79. /*
  80. * I2C configuration
  81. */
  82. #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
  83. #define CFG_I2C_MODULE 1 /* If defined then I2C module #2 is used
  84. * otherwise I2C module #1 is used */
  85. #ifdef CONFIG_MPC5200
  86. #define CFG_I2C_SPEED 0x3D /* 86KHz given 133MHz IPBI */
  87. #else
  88. #define CFG_I2C_SPEED 0x35 /* 86KHz given 33MHz IPBI */
  89. #endif
  90. #define CFG_I2C_SLAVE 0x7F
  91. /*
  92. * EEPROM configuration
  93. */
  94. #define CFG_I2C_EEPROM_ADDR 0x50 /* 1010000x */
  95. #define CFG_I2C_EEPROM_ADDR_LEN 1
  96. #define CFG_EEPROM_PAGE_WRITE_BITS 3
  97. #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 35
  98. /*
  99. * Flash configuration
  100. */
  101. #define CFG_FLASH_16M 1
  102. #if !defined(CFG_FLASH_16M) /* 8Mb chips support only */
  103. #define CFG_FLASH_BASE 0xff800000
  104. #define CFG_FLASH_SIZE 0x00800000
  105. #define CFG_MAX_FLASH_BANKS 1 /* max num of memory banks */
  106. #define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x740000)
  107. #else
  108. #define CFG_FLASH_BASE 0xff000000
  109. #define CFG_FLASH_SIZE 0x01000000
  110. #define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x740000 + 0x800000)
  111. #define CFG_MAX_FLASH_BANKS 2 /* max num of memory banks */
  112. #endif
  113. #define CFG_MAX_FLASH_SECT 128 /* max num of sects on one chip */
  114. #define CFG_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
  115. #define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
  116. #undef CONFIG_FLASH_16BIT /* Flash is 8-bit */
  117. /*
  118. * Environment settings
  119. */
  120. #define CFG_ENV_IS_IN_FLASH 1
  121. #define CFG_ENV_SIZE 0x10000
  122. #define CFG_ENV_SECT_SIZE 0x10000
  123. #define CONFIG_ENV_OVERWRITE 1
  124. /*
  125. * Memory map
  126. */
  127. #define CFG_MBAR 0xf0000000
  128. #define CFG_SDRAM_BASE 0x00000000
  129. #define CFG_DEFAULT_MBAR 0x80000000
  130. /* Use SRAM until RAM will be available */
  131. #define CFG_INIT_RAM_ADDR MPC5XXX_SRAM
  132. #define CFG_INIT_RAM_END MPC5XXX_SRAM_SIZE /* End of used area in DPRAM */
  133. #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  134. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  135. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  136. #define CFG_MONITOR_BASE TEXT_BASE
  137. #if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
  138. # define CFG_RAMBOOT 1
  139. #endif
  140. #define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  141. #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  142. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  143. /*
  144. * Ethernet configuration
  145. */
  146. #define CONFIG_MPC5XXX_FEC 1
  147. /*
  148. * GPIO configuration
  149. */
  150. #define CFG_GPS_PORT_CONFIG 0x00000004
  151. /*
  152. * Miscellaneous configurable options
  153. */
  154. #define CFG_LONGHELP /* undef to save memory */
  155. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  156. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  157. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  158. #else
  159. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  160. #endif
  161. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  162. #define CFG_MAXARGS 16 /* max number of command args */
  163. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  164. #define CFG_MEMTEST_START 0x00100000 /* memtest works on */
  165. #define CFG_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
  166. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  167. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  168. /*
  169. * Various low-level settings
  170. */
  171. #define CFG_HID0_INIT HID0_ICE | HID0_ICFI
  172. #define CFG_HID0_FINAL HID0_ICE
  173. #define CFG_BOOTCS_START CFG_FLASH_BASE
  174. #define CFG_BOOTCS_SIZE CFG_FLASH_SIZE
  175. #define CFG_BOOTCS_CFG 0x00047801
  176. #define CFG_CS0_START CFG_FLASH_BASE
  177. #define CFG_CS0_SIZE CFG_FLASH_SIZE
  178. #define CFG_CS_BURST 0x00000000
  179. #define CFG_CS_DEADCYCLE 0x33333333
  180. #define CFG_RESET_ADDRESS 0xff000000
  181. #endif /* __CONFIG_H */