start.S 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859
  1. /*
  2. * Copyright (C) 1998 Dan Malek <dmalek@jlc.net>
  3. * Copyright (C) 1999 Magnus Damm <kieraypc01.p.y.kie.era.ericsson.se>
  4. * Copyright (C) 2000,2001,2002 Wolfgang Denk <wd@denx.de>
  5. * Copyright (C) 2001 Josh Huber <huber@mclx.com>
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. /* U-Boot - Startup Code for PowerPC based Embedded Boards
  26. *
  27. *
  28. * The processor starts at 0xfff00100 and the code is executed
  29. * from flash. The code is organized to be at an other address
  30. * in memory, but as long we don't jump around before relocating.
  31. * board_init lies at a quite high address and when the cpu has
  32. * jumped there, everything is ok.
  33. */
  34. #include <config.h>
  35. #include <74xx_7xx.h>
  36. #include <timestamp.h>
  37. #include <version.h>
  38. #include <ppc_asm.tmpl>
  39. #include <ppc_defs.h>
  40. #include <asm/cache.h>
  41. #include <asm/mmu.h>
  42. #if !defined(CONFIG_DB64360) && \
  43. !defined(CONFIG_DB64460) && \
  44. !defined(CONFIG_CPCI750) && \
  45. !defined(CONFIG_P3Mx)
  46. #include <galileo/gt64260R.h>
  47. #endif
  48. #ifndef CONFIG_IDENT_STRING
  49. #define CONFIG_IDENT_STRING ""
  50. #endif
  51. /* We don't want the MMU yet.
  52. */
  53. #undef MSR_KERNEL
  54. /* Machine Check and Recoverable Interr. */
  55. #define MSR_KERNEL ( MSR_ME | MSR_RI )
  56. /*
  57. * Set up GOT: Global Offset Table
  58. *
  59. * Use r12 to access the GOT
  60. */
  61. START_GOT
  62. GOT_ENTRY(_GOT2_TABLE_)
  63. GOT_ENTRY(_FIXUP_TABLE_)
  64. GOT_ENTRY(_start)
  65. GOT_ENTRY(_start_of_vectors)
  66. GOT_ENTRY(_end_of_vectors)
  67. GOT_ENTRY(transfer_to_handler)
  68. GOT_ENTRY(__init_end)
  69. GOT_ENTRY(_end)
  70. GOT_ENTRY(__bss_start)
  71. END_GOT
  72. /*
  73. * r3 - 1st arg to board_init(): IMMP pointer
  74. * r4 - 2nd arg to board_init(): boot flag
  75. */
  76. .text
  77. .long 0x27051956 /* U-Boot Magic Number */
  78. .globl version_string
  79. version_string:
  80. .ascii U_BOOT_VERSION
  81. .ascii " (", U_BOOT_DATE, " - ", U_BOOT_TIME, ")"
  82. .ascii CONFIG_IDENT_STRING, "\0"
  83. . = EXC_OFF_SYS_RESET
  84. .globl _start
  85. _start:
  86. b boot_cold
  87. /* the boot code is located below the exception table */
  88. .globl _start_of_vectors
  89. _start_of_vectors:
  90. /* Machine check */
  91. STD_EXCEPTION(0x200, MachineCheck, MachineCheckException)
  92. /* Data Storage exception. "Never" generated on the 860. */
  93. STD_EXCEPTION(0x300, DataStorage, UnknownException)
  94. /* Instruction Storage exception. "Never" generated on the 860. */
  95. STD_EXCEPTION(0x400, InstStorage, UnknownException)
  96. /* External Interrupt exception. */
  97. STD_EXCEPTION(0x500, ExtInterrupt, external_interrupt)
  98. /* Alignment exception. */
  99. . = 0x600
  100. Alignment:
  101. EXCEPTION_PROLOG(SRR0, SRR1)
  102. mfspr r4,DAR
  103. stw r4,_DAR(r21)
  104. mfspr r5,DSISR
  105. stw r5,_DSISR(r21)
  106. addi r3,r1,STACK_FRAME_OVERHEAD
  107. EXC_XFER_TEMPLATE(Alignment, AlignmentException, MSR_KERNEL, COPY_EE)
  108. /* Program check exception */
  109. . = 0x700
  110. ProgramCheck:
  111. EXCEPTION_PROLOG(SRR0, SRR1)
  112. addi r3,r1,STACK_FRAME_OVERHEAD
  113. EXC_XFER_TEMPLATE(ProgramCheck, ProgramCheckException,
  114. MSR_KERNEL, COPY_EE)
  115. /* No FPU on MPC8xx. This exception is not supposed to happen.
  116. */
  117. STD_EXCEPTION(0x800, FPUnavailable, UnknownException)
  118. /* I guess we could implement decrementer, and may have
  119. * to someday for timekeeping.
  120. */
  121. STD_EXCEPTION(0x900, Decrementer, timer_interrupt)
  122. STD_EXCEPTION(0xa00, Trap_0a, UnknownException)
  123. STD_EXCEPTION(0xb00, Trap_0b, UnknownException)
  124. STD_EXCEPTION(0xc00, SystemCall, UnknownException)
  125. STD_EXCEPTION(0xd00, SingleStep, UnknownException)
  126. STD_EXCEPTION(0xe00, Trap_0e, UnknownException)
  127. STD_EXCEPTION(0xf00, Trap_0f, UnknownException)
  128. /*
  129. * On the MPC8xx, this is a software emulation interrupt. It
  130. * occurs for all unimplemented and illegal instructions.
  131. */
  132. STD_EXCEPTION(0x1000, SoftEmu, SoftEmuException)
  133. STD_EXCEPTION(0x1100, InstructionTLBMiss, UnknownException)
  134. STD_EXCEPTION(0x1200, DataTLBMiss, UnknownException)
  135. STD_EXCEPTION(0x1300, InstructionTLBError, UnknownException)
  136. STD_EXCEPTION(0x1400, DataTLBError, UnknownException)
  137. STD_EXCEPTION(0x1500, Reserved5, UnknownException)
  138. STD_EXCEPTION(0x1600, Reserved6, UnknownException)
  139. STD_EXCEPTION(0x1700, Reserved7, UnknownException)
  140. STD_EXCEPTION(0x1800, Reserved8, UnknownException)
  141. STD_EXCEPTION(0x1900, Reserved9, UnknownException)
  142. STD_EXCEPTION(0x1a00, ReservedA, UnknownException)
  143. STD_EXCEPTION(0x1b00, ReservedB, UnknownException)
  144. STD_EXCEPTION(0x1c00, DataBreakpoint, UnknownException)
  145. STD_EXCEPTION(0x1d00, InstructionBreakpoint, UnknownException)
  146. STD_EXCEPTION(0x1e00, PeripheralBreakpoint, UnknownException)
  147. STD_EXCEPTION(0x1f00, DevPortBreakpoint, UnknownException)
  148. .globl _end_of_vectors
  149. _end_of_vectors:
  150. . = 0x2000
  151. boot_cold:
  152. /* disable everything */
  153. li r0, 0
  154. mtspr HID0, r0
  155. sync
  156. mtmsr 0
  157. bl invalidate_bats
  158. sync
  159. #ifdef CONFIG_SYS_L2
  160. /* init the L2 cache */
  161. addis r3, r0, L2_INIT@h
  162. ori r3, r3, L2_INIT@l
  163. sync
  164. mtspr l2cr, r3
  165. #endif
  166. #if defined(CONFIG_ALTIVEC) && defined(CONFIG_74xx)
  167. .long 0x7e00066c
  168. /*
  169. * dssall instruction, gas doesn't have it yet
  170. * ...for altivec, data stream stop all this probably
  171. * isn't needed unless we warm (software) reboot U-Boot
  172. */
  173. #endif
  174. #ifdef CONFIG_SYS_L2
  175. /* invalidate the L2 cache */
  176. bl l2cache_invalidate
  177. sync
  178. #endif
  179. #ifdef CONFIG_SYS_BOARD_ASM_INIT
  180. /* do early init */
  181. bl board_asm_init
  182. #endif
  183. /*
  184. * Calculate absolute address in FLASH and jump there
  185. *------------------------------------------------------*/
  186. lis r3, CONFIG_SYS_MONITOR_BASE@h
  187. ori r3, r3, CONFIG_SYS_MONITOR_BASE@l
  188. addi r3, r3, in_flash - _start + EXC_OFF_SYS_RESET
  189. mtlr r3
  190. blr
  191. in_flash:
  192. /* let the C-code set up the rest */
  193. /* */
  194. /* Be careful to keep code relocatable ! */
  195. /*------------------------------------------------------*/
  196. /* perform low-level init */
  197. /* sdram init, galileo init, etc */
  198. /* r3: NHR bit from HID0 */
  199. /* setup the bats */
  200. bl setup_bats
  201. sync
  202. /*
  203. * Cache must be enabled here for stack-in-cache trick.
  204. * This means we need to enable the BATS.
  205. * This means:
  206. * 1) for the EVB, original gt regs need to be mapped
  207. * 2) need to have an IBAT for the 0xf region,
  208. * we are running there!
  209. * Cache should be turned on after BATs, since by default
  210. * everything is write-through.
  211. * The init-mem BAT can be reused after reloc. The old
  212. * gt-regs BAT can be reused after board_init_f calls
  213. * board_early_init_f (EVB only).
  214. */
  215. #if !defined(CONFIG_BAB7xx) && !defined(CONFIG_ELPPC) && !defined(CONFIG_P3Mx)
  216. /* enable address translation */
  217. bl enable_addr_trans
  218. sync
  219. /* enable and invalidate the data cache */
  220. bl l1dcache_enable
  221. sync
  222. #endif
  223. #ifdef CONFIG_SYS_INIT_RAM_LOCK
  224. bl lock_ram_in_cache
  225. sync
  226. #endif
  227. /* set up the stack pointer in our newly created
  228. * cache-ram (r1) */
  229. lis r1, (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_GBL_DATA_OFFSET)@h
  230. ori r1, r1, (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_GBL_DATA_OFFSET)@l
  231. li r0, 0 /* Make room for stack frame header and */
  232. stwu r0, -4(r1) /* clear final stack frame so that */
  233. stwu r0, -4(r1) /* stack backtraces terminate cleanly */
  234. GET_GOT /* initialize GOT access */
  235. /* run low-level CPU init code (from Flash) */
  236. bl cpu_init_f
  237. sync
  238. /* run 1st part of board init code (from Flash) */
  239. bl board_init_f
  240. sync
  241. /* NOTREACHED - board_init_f() does not return */
  242. .globl invalidate_bats
  243. invalidate_bats:
  244. /* invalidate BATs */
  245. mtspr IBAT0U, r0
  246. mtspr IBAT1U, r0
  247. mtspr IBAT2U, r0
  248. mtspr IBAT3U, r0
  249. #ifdef CONFIG_HIGH_BATS
  250. mtspr IBAT4U, r0
  251. mtspr IBAT5U, r0
  252. mtspr IBAT6U, r0
  253. mtspr IBAT7U, r0
  254. #endif
  255. isync
  256. mtspr DBAT0U, r0
  257. mtspr DBAT1U, r0
  258. mtspr DBAT2U, r0
  259. mtspr DBAT3U, r0
  260. #ifdef CONFIG_HIGH_BATS
  261. mtspr DBAT4U, r0
  262. mtspr DBAT5U, r0
  263. mtspr DBAT6U, r0
  264. mtspr DBAT7U, r0
  265. #endif
  266. isync
  267. sync
  268. blr
  269. /* setup_bats - set them up to some initial state */
  270. .globl setup_bats
  271. setup_bats:
  272. addis r0, r0, 0x0000
  273. /* IBAT 0 */
  274. addis r4, r0, CONFIG_SYS_IBAT0L@h
  275. ori r4, r4, CONFIG_SYS_IBAT0L@l
  276. addis r3, r0, CONFIG_SYS_IBAT0U@h
  277. ori r3, r3, CONFIG_SYS_IBAT0U@l
  278. mtspr IBAT0L, r4
  279. mtspr IBAT0U, r3
  280. isync
  281. /* DBAT 0 */
  282. addis r4, r0, CONFIG_SYS_DBAT0L@h
  283. ori r4, r4, CONFIG_SYS_DBAT0L@l
  284. addis r3, r0, CONFIG_SYS_DBAT0U@h
  285. ori r3, r3, CONFIG_SYS_DBAT0U@l
  286. mtspr DBAT0L, r4
  287. mtspr DBAT0U, r3
  288. isync
  289. /* IBAT 1 */
  290. addis r4, r0, CONFIG_SYS_IBAT1L@h
  291. ori r4, r4, CONFIG_SYS_IBAT1L@l
  292. addis r3, r0, CONFIG_SYS_IBAT1U@h
  293. ori r3, r3, CONFIG_SYS_IBAT1U@l
  294. mtspr IBAT1L, r4
  295. mtspr IBAT1U, r3
  296. isync
  297. /* DBAT 1 */
  298. addis r4, r0, CONFIG_SYS_DBAT1L@h
  299. ori r4, r4, CONFIG_SYS_DBAT1L@l
  300. addis r3, r0, CONFIG_SYS_DBAT1U@h
  301. ori r3, r3, CONFIG_SYS_DBAT1U@l
  302. mtspr DBAT1L, r4
  303. mtspr DBAT1U, r3
  304. isync
  305. /* IBAT 2 */
  306. addis r4, r0, CONFIG_SYS_IBAT2L@h
  307. ori r4, r4, CONFIG_SYS_IBAT2L@l
  308. addis r3, r0, CONFIG_SYS_IBAT2U@h
  309. ori r3, r3, CONFIG_SYS_IBAT2U@l
  310. mtspr IBAT2L, r4
  311. mtspr IBAT2U, r3
  312. isync
  313. /* DBAT 2 */
  314. addis r4, r0, CONFIG_SYS_DBAT2L@h
  315. ori r4, r4, CONFIG_SYS_DBAT2L@l
  316. addis r3, r0, CONFIG_SYS_DBAT2U@h
  317. ori r3, r3, CONFIG_SYS_DBAT2U@l
  318. mtspr DBAT2L, r4
  319. mtspr DBAT2U, r3
  320. isync
  321. /* IBAT 3 */
  322. addis r4, r0, CONFIG_SYS_IBAT3L@h
  323. ori r4, r4, CONFIG_SYS_IBAT3L@l
  324. addis r3, r0, CONFIG_SYS_IBAT3U@h
  325. ori r3, r3, CONFIG_SYS_IBAT3U@l
  326. mtspr IBAT3L, r4
  327. mtspr IBAT3U, r3
  328. isync
  329. /* DBAT 3 */
  330. addis r4, r0, CONFIG_SYS_DBAT3L@h
  331. ori r4, r4, CONFIG_SYS_DBAT3L@l
  332. addis r3, r0, CONFIG_SYS_DBAT3U@h
  333. ori r3, r3, CONFIG_SYS_DBAT3U@l
  334. mtspr DBAT3L, r4
  335. mtspr DBAT3U, r3
  336. isync
  337. #ifdef CONFIG_HIGH_BATS
  338. /* IBAT 4 */
  339. addis r4, r0, CONFIG_SYS_IBAT4L@h
  340. ori r4, r4, CONFIG_SYS_IBAT4L@l
  341. addis r3, r0, CONFIG_SYS_IBAT4U@h
  342. ori r3, r3, CONFIG_SYS_IBAT4U@l
  343. mtspr IBAT4L, r4
  344. mtspr IBAT4U, r3
  345. isync
  346. /* DBAT 4 */
  347. addis r4, r0, CONFIG_SYS_DBAT4L@h
  348. ori r4, r4, CONFIG_SYS_DBAT4L@l
  349. addis r3, r0, CONFIG_SYS_DBAT4U@h
  350. ori r3, r3, CONFIG_SYS_DBAT4U@l
  351. mtspr DBAT4L, r4
  352. mtspr DBAT4U, r3
  353. isync
  354. /* IBAT 5 */
  355. addis r4, r0, CONFIG_SYS_IBAT5L@h
  356. ori r4, r4, CONFIG_SYS_IBAT5L@l
  357. addis r3, r0, CONFIG_SYS_IBAT5U@h
  358. ori r3, r3, CONFIG_SYS_IBAT5U@l
  359. mtspr IBAT5L, r4
  360. mtspr IBAT5U, r3
  361. isync
  362. /* DBAT 5 */
  363. addis r4, r0, CONFIG_SYS_DBAT5L@h
  364. ori r4, r4, CONFIG_SYS_DBAT5L@l
  365. addis r3, r0, CONFIG_SYS_DBAT5U@h
  366. ori r3, r3, CONFIG_SYS_DBAT5U@l
  367. mtspr DBAT5L, r4
  368. mtspr DBAT5U, r3
  369. isync
  370. /* IBAT 6 */
  371. addis r4, r0, CONFIG_SYS_IBAT6L@h
  372. ori r4, r4, CONFIG_SYS_IBAT6L@l
  373. addis r3, r0, CONFIG_SYS_IBAT6U@h
  374. ori r3, r3, CONFIG_SYS_IBAT6U@l
  375. mtspr IBAT6L, r4
  376. mtspr IBAT6U, r3
  377. isync
  378. /* DBAT 6 */
  379. addis r4, r0, CONFIG_SYS_DBAT6L@h
  380. ori r4, r4, CONFIG_SYS_DBAT6L@l
  381. addis r3, r0, CONFIG_SYS_DBAT6U@h
  382. ori r3, r3, CONFIG_SYS_DBAT6U@l
  383. mtspr DBAT6L, r4
  384. mtspr DBAT6U, r3
  385. isync
  386. /* IBAT 7 */
  387. addis r4, r0, CONFIG_SYS_IBAT7L@h
  388. ori r4, r4, CONFIG_SYS_IBAT7L@l
  389. addis r3, r0, CONFIG_SYS_IBAT7U@h
  390. ori r3, r3, CONFIG_SYS_IBAT7U@l
  391. mtspr IBAT7L, r4
  392. mtspr IBAT7U, r3
  393. isync
  394. /* DBAT 7 */
  395. addis r4, r0, CONFIG_SYS_DBAT7L@h
  396. ori r4, r4, CONFIG_SYS_DBAT7L@l
  397. addis r3, r0, CONFIG_SYS_DBAT7U@h
  398. ori r3, r3, CONFIG_SYS_DBAT7U@l
  399. mtspr DBAT7L, r4
  400. mtspr DBAT7U, r3
  401. isync
  402. #endif
  403. /* bats are done, now invalidate the TLBs */
  404. addis r3, 0, 0x0000
  405. addis r5, 0, 0x4 /* upper bound of 0x00040000 for 7400/750 */
  406. isync
  407. tlblp:
  408. tlbie r3
  409. sync
  410. addi r3, r3, 0x1000
  411. cmp 0, 0, r3, r5
  412. blt tlblp
  413. blr
  414. .globl enable_addr_trans
  415. enable_addr_trans:
  416. /* enable address translation */
  417. mfmsr r5
  418. ori r5, r5, (MSR_IR | MSR_DR)
  419. mtmsr r5
  420. isync
  421. blr
  422. .globl disable_addr_trans
  423. disable_addr_trans:
  424. /* disable address translation */
  425. mflr r4
  426. mfmsr r3
  427. andi. r0, r3, (MSR_IR | MSR_DR)
  428. beqlr
  429. andc r3, r3, r0
  430. mtspr SRR0, r4
  431. mtspr SRR1, r3
  432. rfi
  433. /*
  434. * This code finishes saving the registers to the exception frame
  435. * and jumps to the appropriate handler for the exception.
  436. * Register r21 is pointer into trap frame, r1 has new stack pointer.
  437. */
  438. .globl transfer_to_handler
  439. transfer_to_handler:
  440. stw r22,_NIP(r21)
  441. lis r22,MSR_POW@h
  442. andc r23,r23,r22
  443. stw r23,_MSR(r21)
  444. SAVE_GPR(7, r21)
  445. SAVE_4GPRS(8, r21)
  446. SAVE_8GPRS(12, r21)
  447. SAVE_8GPRS(24, r21)
  448. mflr r23
  449. andi. r24,r23,0x3f00 /* get vector offset */
  450. stw r24,TRAP(r21)
  451. li r22,0
  452. stw r22,RESULT(r21)
  453. mtspr SPRG2,r22 /* r1 is now kernel sp */
  454. lwz r24,0(r23) /* virtual address of handler */
  455. lwz r23,4(r23) /* where to go when done */
  456. mtspr SRR0,r24
  457. mtspr SRR1,r20
  458. mtlr r23
  459. SYNC
  460. rfi /* jump to handler, enable MMU */
  461. int_return:
  462. mfmsr r28 /* Disable interrupts */
  463. li r4,0
  464. ori r4,r4,MSR_EE
  465. andc r28,r28,r4
  466. SYNC /* Some chip revs need this... */
  467. mtmsr r28
  468. SYNC
  469. lwz r2,_CTR(r1)
  470. lwz r0,_LINK(r1)
  471. mtctr r2
  472. mtlr r0
  473. lwz r2,_XER(r1)
  474. lwz r0,_CCR(r1)
  475. mtspr XER,r2
  476. mtcrf 0xFF,r0
  477. REST_10GPRS(3, r1)
  478. REST_10GPRS(13, r1)
  479. REST_8GPRS(23, r1)
  480. REST_GPR(31, r1)
  481. lwz r2,_NIP(r1) /* Restore environment */
  482. lwz r0,_MSR(r1)
  483. mtspr SRR0,r2
  484. mtspr SRR1,r0
  485. lwz r0,GPR0(r1)
  486. lwz r2,GPR2(r1)
  487. lwz r1,GPR1(r1)
  488. SYNC
  489. rfi
  490. .globl dc_read
  491. dc_read:
  492. blr
  493. .globl get_pvr
  494. get_pvr:
  495. mfspr r3, PVR
  496. blr
  497. /*-----------------------------------------------------------------------*/
  498. /*
  499. * void relocate_code (addr_sp, gd, addr_moni)
  500. *
  501. * This "function" does not return, instead it continues in RAM
  502. * after relocating the monitor code.
  503. *
  504. * r3 = dest
  505. * r4 = src
  506. * r5 = length in bytes
  507. * r6 = cachelinesize
  508. */
  509. .globl relocate_code
  510. relocate_code:
  511. mr r1, r3 /* Set new stack pointer */
  512. mr r9, r4 /* Save copy of Global Data pointer */
  513. mr r10, r5 /* Save copy of Destination Address */
  514. GET_GOT
  515. mr r3, r5 /* Destination Address */
  516. lis r4, CONFIG_SYS_MONITOR_BASE@h /* Source Address */
  517. ori r4, r4, CONFIG_SYS_MONITOR_BASE@l
  518. lwz r5, GOT(__init_end)
  519. sub r5, r5, r4
  520. li r6, CONFIG_SYS_CACHELINE_SIZE /* Cache Line Size */
  521. /*
  522. * Fix GOT pointer:
  523. *
  524. * New GOT-PTR = (old GOT-PTR - CONFIG_SYS_MONITOR_BASE) + Destination Address
  525. *
  526. * Offset:
  527. */
  528. sub r15, r10, r4
  529. /* First our own GOT */
  530. add r12, r12, r15
  531. /* then the one used by the C code */
  532. add r30, r30, r15
  533. /*
  534. * Now relocate code
  535. */
  536. #ifdef CONFIG_ECC
  537. bl board_relocate_rom
  538. sync
  539. mr r3, r10 /* Destination Address */
  540. lis r4, CONFIG_SYS_MONITOR_BASE@h /* Source Address */
  541. ori r4, r4, CONFIG_SYS_MONITOR_BASE@l
  542. lwz r5, GOT(__init_end)
  543. sub r5, r5, r4
  544. li r6, CONFIG_SYS_CACHELINE_SIZE /* Cache Line Size */
  545. #else
  546. cmplw cr1,r3,r4
  547. addi r0,r5,3
  548. srwi. r0,r0,2
  549. beq cr1,4f /* In place copy is not necessary */
  550. beq 7f /* Protect against 0 count */
  551. mtctr r0
  552. bge cr1,2f
  553. la r8,-4(r4)
  554. la r7,-4(r3)
  555. 1: lwzu r0,4(r8)
  556. stwu r0,4(r7)
  557. bdnz 1b
  558. b 4f
  559. 2: slwi r0,r0,2
  560. add r8,r4,r0
  561. add r7,r3,r0
  562. 3: lwzu r0,-4(r8)
  563. stwu r0,-4(r7)
  564. bdnz 3b
  565. #endif
  566. /*
  567. * Now flush the cache: note that we must start from a cache aligned
  568. * address. Otherwise we might miss one cache line.
  569. */
  570. 4: cmpwi r6,0
  571. add r5,r3,r5
  572. beq 7f /* Always flush prefetch queue in any case */
  573. subi r0,r6,1
  574. andc r3,r3,r0
  575. mr r4,r3
  576. 5: dcbst 0,r4
  577. add r4,r4,r6
  578. cmplw r4,r5
  579. blt 5b
  580. sync /* Wait for all dcbst to complete on bus */
  581. mr r4,r3
  582. 6: icbi 0,r4
  583. add r4,r4,r6
  584. cmplw r4,r5
  585. blt 6b
  586. 7: sync /* Wait for all icbi to complete on bus */
  587. isync
  588. /*
  589. * We are done. Do not return, instead branch to second part of board
  590. * initialization, now running from RAM.
  591. */
  592. addi r0, r10, in_ram - _start + EXC_OFF_SYS_RESET
  593. mtlr r0
  594. blr
  595. in_ram:
  596. #ifdef CONFIG_ECC
  597. bl board_init_ecc
  598. #endif
  599. /*
  600. * Relocation Function, r12 point to got2+0x8000
  601. *
  602. * Adjust got2 pointers, no need to check for 0, this code
  603. * already puts a few entries in the table.
  604. */
  605. li r0,__got2_entries@sectoff@l
  606. la r3,GOT(_GOT2_TABLE_)
  607. lwz r11,GOT(_GOT2_TABLE_)
  608. mtctr r0
  609. sub r11,r3,r11
  610. addi r3,r3,-4
  611. 1: lwzu r0,4(r3)
  612. cmpwi r0,0
  613. beq- 2f
  614. add r0,r0,r11
  615. stw r0,0(r3)
  616. 2: bdnz 1b
  617. /*
  618. * Now adjust the fixups and the pointers to the fixups
  619. * in case we need to move ourselves again.
  620. */
  621. li r0,__fixup_entries@sectoff@l
  622. lwz r3,GOT(_FIXUP_TABLE_)
  623. cmpwi r0,0
  624. mtctr r0
  625. addi r3,r3,-4
  626. beq 4f
  627. 3: lwzu r4,4(r3)
  628. lwzux r0,r4,r11
  629. add r0,r0,r11
  630. stw r10,0(r3)
  631. stw r0,0(r4)
  632. bdnz 3b
  633. 4:
  634. /* clear_bss: */
  635. /*
  636. * Now clear BSS segment
  637. */
  638. lwz r3,GOT(__bss_start)
  639. lwz r4,GOT(_end)
  640. cmplw 0, r3, r4
  641. beq 6f
  642. li r0, 0
  643. 5:
  644. stw r0, 0(r3)
  645. addi r3, r3, 4
  646. cmplw 0, r3, r4
  647. bne 5b
  648. 6:
  649. mr r3, r10 /* Destination Address */
  650. #if defined(CONFIG_DB64360) || \
  651. defined(CONFIG_DB64460) || \
  652. defined(CONFIG_CPCI750) || \
  653. defined(CONFIG_PPMC7XX) || \
  654. defined(CONFIG_P3Mx)
  655. mr r4, r9 /* Use RAM copy of the global data */
  656. #endif
  657. bl after_reloc
  658. /* not reached - end relocate_code */
  659. /*-----------------------------------------------------------------------*/
  660. /*
  661. * Copy exception vector code to low memory
  662. *
  663. * r3: dest_addr
  664. * r7: source address, r8: end address, r9: target address
  665. */
  666. .globl trap_init
  667. trap_init:
  668. mflr r4 /* save link register */
  669. GET_GOT
  670. lwz r7, GOT(_start)
  671. lwz r8, GOT(_end_of_vectors)
  672. li r9, 0x100 /* reset vector always at 0x100 */
  673. cmplw 0, r7, r8
  674. bgelr /* return if r7>=r8 - just in case */
  675. 1:
  676. lwz r0, 0(r7)
  677. stw r0, 0(r9)
  678. addi r7, r7, 4
  679. addi r9, r9, 4
  680. cmplw 0, r7, r8
  681. bne 1b
  682. /*
  683. * relocate `hdlr' and `int_return' entries
  684. */
  685. li r7, .L_MachineCheck - _start + EXC_OFF_SYS_RESET
  686. li r8, Alignment - _start + EXC_OFF_SYS_RESET
  687. 2:
  688. bl trap_reloc
  689. addi r7, r7, 0x100 /* next exception vector */
  690. cmplw 0, r7, r8
  691. blt 2b
  692. li r7, .L_Alignment - _start + EXC_OFF_SYS_RESET
  693. bl trap_reloc
  694. li r7, .L_ProgramCheck - _start + EXC_OFF_SYS_RESET
  695. bl trap_reloc
  696. li r7, .L_FPUnavailable - _start + EXC_OFF_SYS_RESET
  697. li r8, SystemCall - _start + EXC_OFF_SYS_RESET
  698. 3:
  699. bl trap_reloc
  700. addi r7, r7, 0x100 /* next exception vector */
  701. cmplw 0, r7, r8
  702. blt 3b
  703. li r7, .L_SingleStep - _start + EXC_OFF_SYS_RESET
  704. li r8, _end_of_vectors - _start + EXC_OFF_SYS_RESET
  705. 4:
  706. bl trap_reloc
  707. addi r7, r7, 0x100 /* next exception vector */
  708. cmplw 0, r7, r8
  709. blt 4b
  710. /* enable execptions from RAM vectors */
  711. mfmsr r7
  712. li r8,MSR_IP
  713. andc r7,r7,r8
  714. mtmsr r7
  715. mtlr r4 /* restore link register */
  716. blr
  717. #ifdef CONFIG_SYS_INIT_RAM_LOCK
  718. lock_ram_in_cache:
  719. /* Allocate Initial RAM in data cache.
  720. */
  721. lis r3, (CONFIG_SYS_INIT_RAM_ADDR & ~31)@h
  722. ori r3, r3, (CONFIG_SYS_INIT_RAM_ADDR & ~31)@l
  723. li r4, ((CONFIG_SYS_INIT_RAM_END & ~31) + \
  724. (CONFIG_SYS_INIT_RAM_ADDR & 31) + 31) / 32
  725. mtctr r4
  726. 1:
  727. dcbz r0, r3
  728. addi r3, r3, 32
  729. bdnz 1b
  730. /* Lock the data cache */
  731. mfspr r0, HID0
  732. ori r0, r0, 0x1000
  733. sync
  734. mtspr HID0, r0
  735. sync
  736. blr
  737. .globl unlock_ram_in_cache
  738. unlock_ram_in_cache:
  739. /* invalidate the INIT_RAM section */
  740. lis r3, (CONFIG_SYS_INIT_RAM_ADDR & ~31)@h
  741. ori r3, r3, (CONFIG_SYS_INIT_RAM_ADDR & ~31)@l
  742. li r4, ((CONFIG_SYS_INIT_RAM_END & ~31) + \
  743. (CONFIG_SYS_INIT_RAM_ADDR & 31) + 31) / 32
  744. mtctr r4
  745. 1: icbi r0, r3
  746. addi r3, r3, 32
  747. bdnz 1b
  748. sync /* Wait for all icbi to complete on bus */
  749. isync
  750. /* Unlock the data cache and invalidate it */
  751. mfspr r0, HID0
  752. li r3,0x1000
  753. andc r0,r0,r3
  754. li r3,0x0400
  755. or r0,r0,r3
  756. sync
  757. mtspr HID0, r0
  758. sync
  759. blr
  760. #endif