uec.c 37 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501
  1. /*
  2. * Copyright (C) 2006 Freescale Semiconductor, Inc.
  3. *
  4. * Dave Liu <daveliu@freescale.com>
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License as
  8. * published by the Free Software Foundation; either version 2 of
  9. * the License, or (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  19. * MA 02111-1307 USA
  20. */
  21. #include "common.h"
  22. #include "net.h"
  23. #include "malloc.h"
  24. #include "asm/errno.h"
  25. #include "asm/io.h"
  26. #include "asm/immap_qe.h"
  27. #include "qe.h"
  28. #include "uccf.h"
  29. #include "uec.h"
  30. #include "uec_phy.h"
  31. #include "miiphy.h"
  32. #ifdef CONFIG_UEC_ETH1
  33. static uec_info_t eth1_uec_info = {
  34. .uf_info = {
  35. .ucc_num = CONFIG_SYS_UEC1_UCC_NUM,
  36. .rx_clock = CONFIG_SYS_UEC1_RX_CLK,
  37. .tx_clock = CONFIG_SYS_UEC1_TX_CLK,
  38. .eth_type = CONFIG_SYS_UEC1_ETH_TYPE,
  39. },
  40. #if (CONFIG_SYS_UEC1_ETH_TYPE == FAST_ETH)
  41. .num_threads_tx = UEC_NUM_OF_THREADS_1,
  42. .num_threads_rx = UEC_NUM_OF_THREADS_1,
  43. #else
  44. .num_threads_tx = UEC_NUM_OF_THREADS_4,
  45. .num_threads_rx = UEC_NUM_OF_THREADS_4,
  46. #endif
  47. .risc_tx = QE_RISC_ALLOCATION_RISC1_AND_RISC2,
  48. .risc_rx = QE_RISC_ALLOCATION_RISC1_AND_RISC2,
  49. .tx_bd_ring_len = 16,
  50. .rx_bd_ring_len = 16,
  51. .phy_address = CONFIG_SYS_UEC1_PHY_ADDR,
  52. .enet_interface = CONFIG_SYS_UEC1_INTERFACE_MODE,
  53. };
  54. #endif
  55. #ifdef CONFIG_UEC_ETH2
  56. static uec_info_t eth2_uec_info = {
  57. .uf_info = {
  58. .ucc_num = CONFIG_SYS_UEC2_UCC_NUM,
  59. .rx_clock = CONFIG_SYS_UEC2_RX_CLK,
  60. .tx_clock = CONFIG_SYS_UEC2_TX_CLK,
  61. .eth_type = CONFIG_SYS_UEC2_ETH_TYPE,
  62. },
  63. #if (CONFIG_SYS_UEC2_ETH_TYPE == FAST_ETH)
  64. .num_threads_tx = UEC_NUM_OF_THREADS_1,
  65. .num_threads_rx = UEC_NUM_OF_THREADS_1,
  66. #else
  67. .num_threads_tx = UEC_NUM_OF_THREADS_4,
  68. .num_threads_rx = UEC_NUM_OF_THREADS_4,
  69. #endif
  70. .risc_tx = QE_RISC_ALLOCATION_RISC1_AND_RISC2,
  71. .risc_rx = QE_RISC_ALLOCATION_RISC1_AND_RISC2,
  72. .tx_bd_ring_len = 16,
  73. .rx_bd_ring_len = 16,
  74. .phy_address = CONFIG_SYS_UEC2_PHY_ADDR,
  75. .enet_interface = CONFIG_SYS_UEC2_INTERFACE_MODE,
  76. };
  77. #endif
  78. #ifdef CONFIG_UEC_ETH3
  79. static uec_info_t eth3_uec_info = {
  80. .uf_info = {
  81. .ucc_num = CONFIG_SYS_UEC3_UCC_NUM,
  82. .rx_clock = CONFIG_SYS_UEC3_RX_CLK,
  83. .tx_clock = CONFIG_SYS_UEC3_TX_CLK,
  84. .eth_type = CONFIG_SYS_UEC3_ETH_TYPE,
  85. },
  86. #if (CONFIG_SYS_UEC3_ETH_TYPE == FAST_ETH)
  87. .num_threads_tx = UEC_NUM_OF_THREADS_1,
  88. .num_threads_rx = UEC_NUM_OF_THREADS_1,
  89. #else
  90. .num_threads_tx = UEC_NUM_OF_THREADS_4,
  91. .num_threads_rx = UEC_NUM_OF_THREADS_4,
  92. #endif
  93. .risc_tx = QE_RISC_ALLOCATION_RISC1_AND_RISC2,
  94. .risc_rx = QE_RISC_ALLOCATION_RISC1_AND_RISC2,
  95. .tx_bd_ring_len = 16,
  96. .rx_bd_ring_len = 16,
  97. .phy_address = CONFIG_SYS_UEC3_PHY_ADDR,
  98. .enet_interface = CONFIG_SYS_UEC3_INTERFACE_MODE,
  99. };
  100. #endif
  101. #ifdef CONFIG_UEC_ETH4
  102. static uec_info_t eth4_uec_info = {
  103. .uf_info = {
  104. .ucc_num = CONFIG_SYS_UEC4_UCC_NUM,
  105. .rx_clock = CONFIG_SYS_UEC4_RX_CLK,
  106. .tx_clock = CONFIG_SYS_UEC4_TX_CLK,
  107. .eth_type = CONFIG_SYS_UEC4_ETH_TYPE,
  108. },
  109. #if (CONFIG_SYS_UEC4_ETH_TYPE == FAST_ETH)
  110. .num_threads_tx = UEC_NUM_OF_THREADS_1,
  111. .num_threads_rx = UEC_NUM_OF_THREADS_1,
  112. #else
  113. .num_threads_tx = UEC_NUM_OF_THREADS_4,
  114. .num_threads_rx = UEC_NUM_OF_THREADS_4,
  115. #endif
  116. .risc_tx = QE_RISC_ALLOCATION_RISC1_AND_RISC2,
  117. .risc_rx = QE_RISC_ALLOCATION_RISC1_AND_RISC2,
  118. .tx_bd_ring_len = 16,
  119. .rx_bd_ring_len = 16,
  120. .phy_address = CONFIG_SYS_UEC4_PHY_ADDR,
  121. .enet_interface = CONFIG_SYS_UEC4_INTERFACE_MODE,
  122. };
  123. #endif
  124. #ifdef CONFIG_UEC_ETH5
  125. static uec_info_t eth5_uec_info = {
  126. .uf_info = {
  127. .ucc_num = CONFIG_SYS_UEC5_UCC_NUM,
  128. .rx_clock = CONFIG_SYS_UEC5_RX_CLK,
  129. .tx_clock = CONFIG_SYS_UEC5_TX_CLK,
  130. .eth_type = CONFIG_SYS_UEC5_ETH_TYPE,
  131. },
  132. #if (CONFIG_SYS_UEC5_ETH_TYPE == FAST_ETH)
  133. .num_threads_tx = UEC_NUM_OF_THREADS_1,
  134. .num_threads_rx = UEC_NUM_OF_THREADS_1,
  135. #else
  136. .num_threads_tx = UEC_NUM_OF_THREADS_4,
  137. .num_threads_rx = UEC_NUM_OF_THREADS_4,
  138. #endif
  139. .risc_tx = QE_RISC_ALLOCATION_RISC1_AND_RISC2,
  140. .risc_rx = QE_RISC_ALLOCATION_RISC1_AND_RISC2,
  141. .tx_bd_ring_len = 16,
  142. .rx_bd_ring_len = 16,
  143. .phy_address = CONFIG_SYS_UEC5_PHY_ADDR,
  144. .enet_interface = CONFIG_SYS_UEC5_INTERFACE_MODE,
  145. };
  146. #endif
  147. #ifdef CONFIG_UEC_ETH6
  148. static uec_info_t eth6_uec_info = {
  149. .uf_info = {
  150. .ucc_num = CONFIG_SYS_UEC6_UCC_NUM,
  151. .rx_clock = CONFIG_SYS_UEC6_RX_CLK,
  152. .tx_clock = CONFIG_SYS_UEC6_TX_CLK,
  153. .eth_type = CONFIG_SYS_UEC6_ETH_TYPE,
  154. },
  155. #if (CONFIG_SYS_UEC6_ETH_TYPE == FAST_ETH)
  156. .num_threads_tx = UEC_NUM_OF_THREADS_1,
  157. .num_threads_rx = UEC_NUM_OF_THREADS_1,
  158. #else
  159. .num_threads_tx = UEC_NUM_OF_THREADS_4,
  160. .num_threads_rx = UEC_NUM_OF_THREADS_4,
  161. #endif
  162. .risc_tx = QE_RISC_ALLOCATION_RISC1_AND_RISC2,
  163. .risc_rx = QE_RISC_ALLOCATION_RISC1_AND_RISC2,
  164. .tx_bd_ring_len = 16,
  165. .rx_bd_ring_len = 16,
  166. .phy_address = CONFIG_SYS_UEC6_PHY_ADDR,
  167. .enet_interface = CONFIG_SYS_UEC6_INTERFACE_MODE,
  168. };
  169. #endif
  170. #define MAXCONTROLLERS (6)
  171. static struct eth_device *devlist[MAXCONTROLLERS];
  172. u16 phy_read (struct uec_mii_info *mii_info, u16 regnum);
  173. void phy_write (struct uec_mii_info *mii_info, u16 regnum, u16 val);
  174. static int uec_mac_enable(uec_private_t *uec, comm_dir_e mode)
  175. {
  176. uec_t *uec_regs;
  177. u32 maccfg1;
  178. if (!uec) {
  179. printf("%s: uec not initial\n", __FUNCTION__);
  180. return -EINVAL;
  181. }
  182. uec_regs = uec->uec_regs;
  183. maccfg1 = in_be32(&uec_regs->maccfg1);
  184. if (mode & COMM_DIR_TX) {
  185. maccfg1 |= MACCFG1_ENABLE_TX;
  186. out_be32(&uec_regs->maccfg1, maccfg1);
  187. uec->mac_tx_enabled = 1;
  188. }
  189. if (mode & COMM_DIR_RX) {
  190. maccfg1 |= MACCFG1_ENABLE_RX;
  191. out_be32(&uec_regs->maccfg1, maccfg1);
  192. uec->mac_rx_enabled = 1;
  193. }
  194. return 0;
  195. }
  196. static int uec_mac_disable(uec_private_t *uec, comm_dir_e mode)
  197. {
  198. uec_t *uec_regs;
  199. u32 maccfg1;
  200. if (!uec) {
  201. printf("%s: uec not initial\n", __FUNCTION__);
  202. return -EINVAL;
  203. }
  204. uec_regs = uec->uec_regs;
  205. maccfg1 = in_be32(&uec_regs->maccfg1);
  206. if (mode & COMM_DIR_TX) {
  207. maccfg1 &= ~MACCFG1_ENABLE_TX;
  208. out_be32(&uec_regs->maccfg1, maccfg1);
  209. uec->mac_tx_enabled = 0;
  210. }
  211. if (mode & COMM_DIR_RX) {
  212. maccfg1 &= ~MACCFG1_ENABLE_RX;
  213. out_be32(&uec_regs->maccfg1, maccfg1);
  214. uec->mac_rx_enabled = 0;
  215. }
  216. return 0;
  217. }
  218. static int uec_graceful_stop_tx(uec_private_t *uec)
  219. {
  220. ucc_fast_t *uf_regs;
  221. u32 cecr_subblock;
  222. u32 ucce;
  223. if (!uec || !uec->uccf) {
  224. printf("%s: No handle passed.\n", __FUNCTION__);
  225. return -EINVAL;
  226. }
  227. uf_regs = uec->uccf->uf_regs;
  228. /* Clear the grace stop event */
  229. out_be32(&uf_regs->ucce, UCCE_GRA);
  230. /* Issue host command */
  231. cecr_subblock =
  232. ucc_fast_get_qe_cr_subblock(uec->uec_info->uf_info.ucc_num);
  233. qe_issue_cmd(QE_GRACEFUL_STOP_TX, cecr_subblock,
  234. (u8)QE_CR_PROTOCOL_ETHERNET, 0);
  235. /* Wait for command to complete */
  236. do {
  237. ucce = in_be32(&uf_regs->ucce);
  238. } while (! (ucce & UCCE_GRA));
  239. uec->grace_stopped_tx = 1;
  240. return 0;
  241. }
  242. static int uec_graceful_stop_rx(uec_private_t *uec)
  243. {
  244. u32 cecr_subblock;
  245. u8 ack;
  246. if (!uec) {
  247. printf("%s: No handle passed.\n", __FUNCTION__);
  248. return -EINVAL;
  249. }
  250. if (!uec->p_rx_glbl_pram) {
  251. printf("%s: No init rx global parameter\n", __FUNCTION__);
  252. return -EINVAL;
  253. }
  254. /* Clear acknowledge bit */
  255. ack = uec->p_rx_glbl_pram->rxgstpack;
  256. ack &= ~GRACEFUL_STOP_ACKNOWLEDGE_RX;
  257. uec->p_rx_glbl_pram->rxgstpack = ack;
  258. /* Keep issuing cmd and checking ack bit until it is asserted */
  259. do {
  260. /* Issue host command */
  261. cecr_subblock =
  262. ucc_fast_get_qe_cr_subblock(uec->uec_info->uf_info.ucc_num);
  263. qe_issue_cmd(QE_GRACEFUL_STOP_RX, cecr_subblock,
  264. (u8)QE_CR_PROTOCOL_ETHERNET, 0);
  265. ack = uec->p_rx_glbl_pram->rxgstpack;
  266. } while (! (ack & GRACEFUL_STOP_ACKNOWLEDGE_RX ));
  267. uec->grace_stopped_rx = 1;
  268. return 0;
  269. }
  270. static int uec_restart_tx(uec_private_t *uec)
  271. {
  272. u32 cecr_subblock;
  273. if (!uec || !uec->uec_info) {
  274. printf("%s: No handle passed.\n", __FUNCTION__);
  275. return -EINVAL;
  276. }
  277. cecr_subblock =
  278. ucc_fast_get_qe_cr_subblock(uec->uec_info->uf_info.ucc_num);
  279. qe_issue_cmd(QE_RESTART_TX, cecr_subblock,
  280. (u8)QE_CR_PROTOCOL_ETHERNET, 0);
  281. uec->grace_stopped_tx = 0;
  282. return 0;
  283. }
  284. static int uec_restart_rx(uec_private_t *uec)
  285. {
  286. u32 cecr_subblock;
  287. if (!uec || !uec->uec_info) {
  288. printf("%s: No handle passed.\n", __FUNCTION__);
  289. return -EINVAL;
  290. }
  291. cecr_subblock =
  292. ucc_fast_get_qe_cr_subblock(uec->uec_info->uf_info.ucc_num);
  293. qe_issue_cmd(QE_RESTART_RX, cecr_subblock,
  294. (u8)QE_CR_PROTOCOL_ETHERNET, 0);
  295. uec->grace_stopped_rx = 0;
  296. return 0;
  297. }
  298. static int uec_open(uec_private_t *uec, comm_dir_e mode)
  299. {
  300. ucc_fast_private_t *uccf;
  301. if (!uec || !uec->uccf) {
  302. printf("%s: No handle passed.\n", __FUNCTION__);
  303. return -EINVAL;
  304. }
  305. uccf = uec->uccf;
  306. /* check if the UCC number is in range. */
  307. if (uec->uec_info->uf_info.ucc_num >= UCC_MAX_NUM) {
  308. printf("%s: ucc_num out of range.\n", __FUNCTION__);
  309. return -EINVAL;
  310. }
  311. /* Enable MAC */
  312. uec_mac_enable(uec, mode);
  313. /* Enable UCC fast */
  314. ucc_fast_enable(uccf, mode);
  315. /* RISC microcode start */
  316. if ((mode & COMM_DIR_TX) && uec->grace_stopped_tx) {
  317. uec_restart_tx(uec);
  318. }
  319. if ((mode & COMM_DIR_RX) && uec->grace_stopped_rx) {
  320. uec_restart_rx(uec);
  321. }
  322. return 0;
  323. }
  324. static int uec_stop(uec_private_t *uec, comm_dir_e mode)
  325. {
  326. ucc_fast_private_t *uccf;
  327. if (!uec || !uec->uccf) {
  328. printf("%s: No handle passed.\n", __FUNCTION__);
  329. return -EINVAL;
  330. }
  331. uccf = uec->uccf;
  332. /* check if the UCC number is in range. */
  333. if (uec->uec_info->uf_info.ucc_num >= UCC_MAX_NUM) {
  334. printf("%s: ucc_num out of range.\n", __FUNCTION__);
  335. return -EINVAL;
  336. }
  337. /* Stop any transmissions */
  338. if ((mode & COMM_DIR_TX) && !uec->grace_stopped_tx) {
  339. uec_graceful_stop_tx(uec);
  340. }
  341. /* Stop any receptions */
  342. if ((mode & COMM_DIR_RX) && !uec->grace_stopped_rx) {
  343. uec_graceful_stop_rx(uec);
  344. }
  345. /* Disable the UCC fast */
  346. ucc_fast_disable(uec->uccf, mode);
  347. /* Disable the MAC */
  348. uec_mac_disable(uec, mode);
  349. return 0;
  350. }
  351. static int uec_set_mac_duplex(uec_private_t *uec, int duplex)
  352. {
  353. uec_t *uec_regs;
  354. u32 maccfg2;
  355. if (!uec) {
  356. printf("%s: uec not initial\n", __FUNCTION__);
  357. return -EINVAL;
  358. }
  359. uec_regs = uec->uec_regs;
  360. if (duplex == DUPLEX_HALF) {
  361. maccfg2 = in_be32(&uec_regs->maccfg2);
  362. maccfg2 &= ~MACCFG2_FDX;
  363. out_be32(&uec_regs->maccfg2, maccfg2);
  364. }
  365. if (duplex == DUPLEX_FULL) {
  366. maccfg2 = in_be32(&uec_regs->maccfg2);
  367. maccfg2 |= MACCFG2_FDX;
  368. out_be32(&uec_regs->maccfg2, maccfg2);
  369. }
  370. return 0;
  371. }
  372. static int uec_set_mac_if_mode(uec_private_t *uec, enet_interface_e if_mode)
  373. {
  374. enet_interface_e enet_if_mode;
  375. uec_info_t *uec_info;
  376. uec_t *uec_regs;
  377. u32 upsmr;
  378. u32 maccfg2;
  379. if (!uec) {
  380. printf("%s: uec not initial\n", __FUNCTION__);
  381. return -EINVAL;
  382. }
  383. uec_info = uec->uec_info;
  384. uec_regs = uec->uec_regs;
  385. enet_if_mode = if_mode;
  386. maccfg2 = in_be32(&uec_regs->maccfg2);
  387. maccfg2 &= ~MACCFG2_INTERFACE_MODE_MASK;
  388. upsmr = in_be32(&uec->uccf->uf_regs->upsmr);
  389. upsmr &= ~(UPSMR_RPM | UPSMR_TBIM | UPSMR_R10M | UPSMR_RMM);
  390. switch (enet_if_mode) {
  391. case ENET_100_MII:
  392. case ENET_10_MII:
  393. maccfg2 |= MACCFG2_INTERFACE_MODE_NIBBLE;
  394. break;
  395. case ENET_1000_GMII:
  396. maccfg2 |= MACCFG2_INTERFACE_MODE_BYTE;
  397. break;
  398. case ENET_1000_TBI:
  399. maccfg2 |= MACCFG2_INTERFACE_MODE_BYTE;
  400. upsmr |= UPSMR_TBIM;
  401. break;
  402. case ENET_1000_RTBI:
  403. maccfg2 |= MACCFG2_INTERFACE_MODE_BYTE;
  404. upsmr |= (UPSMR_RPM | UPSMR_TBIM);
  405. break;
  406. case ENET_1000_RGMII_RXID:
  407. case ENET_1000_RGMII_ID:
  408. case ENET_1000_RGMII:
  409. maccfg2 |= MACCFG2_INTERFACE_MODE_BYTE;
  410. upsmr |= UPSMR_RPM;
  411. break;
  412. case ENET_100_RGMII:
  413. maccfg2 |= MACCFG2_INTERFACE_MODE_NIBBLE;
  414. upsmr |= UPSMR_RPM;
  415. break;
  416. case ENET_10_RGMII:
  417. maccfg2 |= MACCFG2_INTERFACE_MODE_NIBBLE;
  418. upsmr |= (UPSMR_RPM | UPSMR_R10M);
  419. break;
  420. case ENET_100_RMII:
  421. maccfg2 |= MACCFG2_INTERFACE_MODE_NIBBLE;
  422. upsmr |= UPSMR_RMM;
  423. break;
  424. case ENET_10_RMII:
  425. maccfg2 |= MACCFG2_INTERFACE_MODE_NIBBLE;
  426. upsmr |= (UPSMR_R10M | UPSMR_RMM);
  427. break;
  428. default:
  429. return -EINVAL;
  430. break;
  431. }
  432. out_be32(&uec_regs->maccfg2, maccfg2);
  433. out_be32(&uec->uccf->uf_regs->upsmr, upsmr);
  434. return 0;
  435. }
  436. static int init_mii_management_configuration(uec_mii_t *uec_mii_regs)
  437. {
  438. uint timeout = 0x1000;
  439. u32 miimcfg = 0;
  440. miimcfg = in_be32(&uec_mii_regs->miimcfg);
  441. miimcfg |= MIIMCFG_MNGMNT_CLC_DIV_INIT_VALUE;
  442. out_be32(&uec_mii_regs->miimcfg, miimcfg);
  443. /* Wait until the bus is free */
  444. while ((in_be32(&uec_mii_regs->miimcfg) & MIIMIND_BUSY) && timeout--);
  445. if (timeout <= 0) {
  446. printf("%s: The MII Bus is stuck!", __FUNCTION__);
  447. return -ETIMEDOUT;
  448. }
  449. return 0;
  450. }
  451. static int init_phy(struct eth_device *dev)
  452. {
  453. uec_private_t *uec;
  454. uec_mii_t *umii_regs;
  455. struct uec_mii_info *mii_info;
  456. struct phy_info *curphy;
  457. int err;
  458. uec = (uec_private_t *)dev->priv;
  459. umii_regs = uec->uec_mii_regs;
  460. uec->oldlink = 0;
  461. uec->oldspeed = 0;
  462. uec->oldduplex = -1;
  463. mii_info = malloc(sizeof(*mii_info));
  464. if (!mii_info) {
  465. printf("%s: Could not allocate mii_info", dev->name);
  466. return -ENOMEM;
  467. }
  468. memset(mii_info, 0, sizeof(*mii_info));
  469. if (uec->uec_info->uf_info.eth_type == GIGA_ETH) {
  470. mii_info->speed = SPEED_1000;
  471. } else {
  472. mii_info->speed = SPEED_100;
  473. }
  474. mii_info->duplex = DUPLEX_FULL;
  475. mii_info->pause = 0;
  476. mii_info->link = 1;
  477. mii_info->advertising = (ADVERTISED_10baseT_Half |
  478. ADVERTISED_10baseT_Full |
  479. ADVERTISED_100baseT_Half |
  480. ADVERTISED_100baseT_Full |
  481. ADVERTISED_1000baseT_Full);
  482. mii_info->autoneg = 1;
  483. mii_info->mii_id = uec->uec_info->phy_address;
  484. mii_info->dev = dev;
  485. mii_info->mdio_read = &uec_read_phy_reg;
  486. mii_info->mdio_write = &uec_write_phy_reg;
  487. uec->mii_info = mii_info;
  488. qe_set_mii_clk_src(uec->uec_info->uf_info.ucc_num);
  489. if (init_mii_management_configuration(umii_regs)) {
  490. printf("%s: The MII Bus is stuck!", dev->name);
  491. err = -1;
  492. goto bus_fail;
  493. }
  494. /* get info for this PHY */
  495. curphy = uec_get_phy_info(uec->mii_info);
  496. if (!curphy) {
  497. printf("%s: No PHY found", dev->name);
  498. err = -1;
  499. goto no_phy;
  500. }
  501. mii_info->phyinfo = curphy;
  502. /* Run the commands which initialize the PHY */
  503. if (curphy->init) {
  504. err = curphy->init(uec->mii_info);
  505. if (err)
  506. goto phy_init_fail;
  507. }
  508. return 0;
  509. phy_init_fail:
  510. no_phy:
  511. bus_fail:
  512. free(mii_info);
  513. return err;
  514. }
  515. static void adjust_link(struct eth_device *dev)
  516. {
  517. uec_private_t *uec = (uec_private_t *)dev->priv;
  518. uec_t *uec_regs;
  519. struct uec_mii_info *mii_info = uec->mii_info;
  520. extern void change_phy_interface_mode(struct eth_device *dev,
  521. enet_interface_e mode);
  522. uec_regs = uec->uec_regs;
  523. if (mii_info->link) {
  524. /* Now we make sure that we can be in full duplex mode.
  525. * If not, we operate in half-duplex mode. */
  526. if (mii_info->duplex != uec->oldduplex) {
  527. if (!(mii_info->duplex)) {
  528. uec_set_mac_duplex(uec, DUPLEX_HALF);
  529. printf("%s: Half Duplex\n", dev->name);
  530. } else {
  531. uec_set_mac_duplex(uec, DUPLEX_FULL);
  532. printf("%s: Full Duplex\n", dev->name);
  533. }
  534. uec->oldduplex = mii_info->duplex;
  535. }
  536. if (mii_info->speed != uec->oldspeed) {
  537. if (uec->uec_info->uf_info.eth_type == GIGA_ETH) {
  538. switch (mii_info->speed) {
  539. case 1000:
  540. break;
  541. case 100:
  542. printf ("switching to rgmii 100\n");
  543. /* change phy to rgmii 100 */
  544. change_phy_interface_mode(dev,
  545. ENET_100_RGMII);
  546. /* change the MAC interface mode */
  547. uec_set_mac_if_mode(uec,ENET_100_RGMII);
  548. break;
  549. case 10:
  550. printf ("switching to rgmii 10\n");
  551. /* change phy to rgmii 10 */
  552. change_phy_interface_mode(dev,
  553. ENET_10_RGMII);
  554. /* change the MAC interface mode */
  555. uec_set_mac_if_mode(uec,ENET_10_RGMII);
  556. break;
  557. default:
  558. printf("%s: Ack,Speed(%d)is illegal\n",
  559. dev->name, mii_info->speed);
  560. break;
  561. }
  562. }
  563. printf("%s: Speed %dBT\n", dev->name, mii_info->speed);
  564. uec->oldspeed = mii_info->speed;
  565. }
  566. if (!uec->oldlink) {
  567. printf("%s: Link is up\n", dev->name);
  568. uec->oldlink = 1;
  569. }
  570. } else { /* if (mii_info->link) */
  571. if (uec->oldlink) {
  572. printf("%s: Link is down\n", dev->name);
  573. uec->oldlink = 0;
  574. uec->oldspeed = 0;
  575. uec->oldduplex = -1;
  576. }
  577. }
  578. }
  579. static void phy_change(struct eth_device *dev)
  580. {
  581. uec_private_t *uec = (uec_private_t *)dev->priv;
  582. /* Update the link, speed, duplex */
  583. uec->mii_info->phyinfo->read_status(uec->mii_info);
  584. /* Adjust the interface according to speed */
  585. adjust_link(dev);
  586. }
  587. #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII) \
  588. && !defined(BITBANGMII)
  589. /*
  590. * Find a device index from the devlist by name
  591. *
  592. * Returns:
  593. * The index where the device is located, -1 on error
  594. */
  595. static int uec_miiphy_find_dev_by_name(char *devname)
  596. {
  597. int i;
  598. for (i = 0; i < MAXCONTROLLERS; i++) {
  599. if (strncmp(devname, devlist[i]->name, strlen(devname)) == 0) {
  600. break;
  601. }
  602. }
  603. /* If device cannot be found, returns -1 */
  604. if (i == MAXCONTROLLERS) {
  605. debug ("%s: device %s not found in devlist\n", __FUNCTION__, devname);
  606. i = -1;
  607. }
  608. return i;
  609. }
  610. /*
  611. * Read a MII PHY register.
  612. *
  613. * Returns:
  614. * 0 on success
  615. */
  616. static int uec_miiphy_read(char *devname, unsigned char addr,
  617. unsigned char reg, unsigned short *value)
  618. {
  619. int devindex = 0;
  620. if (devname == NULL || value == NULL) {
  621. debug("%s: NULL pointer given\n", __FUNCTION__);
  622. } else {
  623. devindex = uec_miiphy_find_dev_by_name(devname);
  624. if (devindex >= 0) {
  625. *value = uec_read_phy_reg(devlist[devindex], addr, reg);
  626. }
  627. }
  628. return 0;
  629. }
  630. /*
  631. * Write a MII PHY register.
  632. *
  633. * Returns:
  634. * 0 on success
  635. */
  636. static int uec_miiphy_write(char *devname, unsigned char addr,
  637. unsigned char reg, unsigned short value)
  638. {
  639. int devindex = 0;
  640. if (devname == NULL) {
  641. debug("%s: NULL pointer given\n", __FUNCTION__);
  642. } else {
  643. devindex = uec_miiphy_find_dev_by_name(devname);
  644. if (devindex >= 0) {
  645. uec_write_phy_reg(devlist[devindex], addr, reg, value);
  646. }
  647. }
  648. return 0;
  649. }
  650. #endif
  651. static int uec_set_mac_address(uec_private_t *uec, u8 *mac_addr)
  652. {
  653. uec_t *uec_regs;
  654. u32 mac_addr1;
  655. u32 mac_addr2;
  656. if (!uec) {
  657. printf("%s: uec not initial\n", __FUNCTION__);
  658. return -EINVAL;
  659. }
  660. uec_regs = uec->uec_regs;
  661. /* if a station address of 0x12345678ABCD, perform a write to
  662. MACSTNADDR1 of 0xCDAB7856,
  663. MACSTNADDR2 of 0x34120000 */
  664. mac_addr1 = (mac_addr[5] << 24) | (mac_addr[4] << 16) | \
  665. (mac_addr[3] << 8) | (mac_addr[2]);
  666. out_be32(&uec_regs->macstnaddr1, mac_addr1);
  667. mac_addr2 = ((mac_addr[1] << 24) | (mac_addr[0] << 16)) & 0xffff0000;
  668. out_be32(&uec_regs->macstnaddr2, mac_addr2);
  669. return 0;
  670. }
  671. static int uec_convert_threads_num(uec_num_of_threads_e threads_num,
  672. int *threads_num_ret)
  673. {
  674. int num_threads_numerica;
  675. switch (threads_num) {
  676. case UEC_NUM_OF_THREADS_1:
  677. num_threads_numerica = 1;
  678. break;
  679. case UEC_NUM_OF_THREADS_2:
  680. num_threads_numerica = 2;
  681. break;
  682. case UEC_NUM_OF_THREADS_4:
  683. num_threads_numerica = 4;
  684. break;
  685. case UEC_NUM_OF_THREADS_6:
  686. num_threads_numerica = 6;
  687. break;
  688. case UEC_NUM_OF_THREADS_8:
  689. num_threads_numerica = 8;
  690. break;
  691. default:
  692. printf("%s: Bad number of threads value.",
  693. __FUNCTION__);
  694. return -EINVAL;
  695. }
  696. *threads_num_ret = num_threads_numerica;
  697. return 0;
  698. }
  699. static void uec_init_tx_parameter(uec_private_t *uec, int num_threads_tx)
  700. {
  701. uec_info_t *uec_info;
  702. u32 end_bd;
  703. u8 bmrx = 0;
  704. int i;
  705. uec_info = uec->uec_info;
  706. /* Alloc global Tx parameter RAM page */
  707. uec->tx_glbl_pram_offset = qe_muram_alloc(
  708. sizeof(uec_tx_global_pram_t),
  709. UEC_TX_GLOBAL_PRAM_ALIGNMENT);
  710. uec->p_tx_glbl_pram = (uec_tx_global_pram_t *)
  711. qe_muram_addr(uec->tx_glbl_pram_offset);
  712. /* Zero the global Tx prameter RAM */
  713. memset(uec->p_tx_glbl_pram, 0, sizeof(uec_tx_global_pram_t));
  714. /* Init global Tx parameter RAM */
  715. /* TEMODER, RMON statistics disable, one Tx queue */
  716. out_be16(&uec->p_tx_glbl_pram->temoder, TEMODER_INIT_VALUE);
  717. /* SQPTR */
  718. uec->send_q_mem_reg_offset = qe_muram_alloc(
  719. sizeof(uec_send_queue_qd_t),
  720. UEC_SEND_QUEUE_QUEUE_DESCRIPTOR_ALIGNMENT);
  721. uec->p_send_q_mem_reg = (uec_send_queue_mem_region_t *)
  722. qe_muram_addr(uec->send_q_mem_reg_offset);
  723. out_be32(&uec->p_tx_glbl_pram->sqptr, uec->send_q_mem_reg_offset);
  724. /* Setup the table with TxBDs ring */
  725. end_bd = (u32)uec->p_tx_bd_ring + (uec_info->tx_bd_ring_len - 1)
  726. * SIZEOFBD;
  727. out_be32(&uec->p_send_q_mem_reg->sqqd[0].bd_ring_base,
  728. (u32)(uec->p_tx_bd_ring));
  729. out_be32(&uec->p_send_q_mem_reg->sqqd[0].last_bd_completed_address,
  730. end_bd);
  731. /* Scheduler Base Pointer, we have only one Tx queue, no need it */
  732. out_be32(&uec->p_tx_glbl_pram->schedulerbasepointer, 0);
  733. /* TxRMON Base Pointer, TxRMON disable, we don't need it */
  734. out_be32(&uec->p_tx_glbl_pram->txrmonbaseptr, 0);
  735. /* TSTATE, global snooping, big endian, the CSB bus selected */
  736. bmrx = BMR_INIT_VALUE;
  737. out_be32(&uec->p_tx_glbl_pram->tstate, ((u32)(bmrx) << BMR_SHIFT));
  738. /* IPH_Offset */
  739. for (i = 0; i < MAX_IPH_OFFSET_ENTRY; i++) {
  740. out_8(&uec->p_tx_glbl_pram->iphoffset[i], 0);
  741. }
  742. /* VTAG table */
  743. for (i = 0; i < UEC_TX_VTAG_TABLE_ENTRY_MAX; i++) {
  744. out_be32(&uec->p_tx_glbl_pram->vtagtable[i], 0);
  745. }
  746. /* TQPTR */
  747. uec->thread_dat_tx_offset = qe_muram_alloc(
  748. num_threads_tx * sizeof(uec_thread_data_tx_t) +
  749. 32 *(num_threads_tx == 1), UEC_THREAD_DATA_ALIGNMENT);
  750. uec->p_thread_data_tx = (uec_thread_data_tx_t *)
  751. qe_muram_addr(uec->thread_dat_tx_offset);
  752. out_be32(&uec->p_tx_glbl_pram->tqptr, uec->thread_dat_tx_offset);
  753. }
  754. static void uec_init_rx_parameter(uec_private_t *uec, int num_threads_rx)
  755. {
  756. u8 bmrx = 0;
  757. int i;
  758. uec_82xx_address_filtering_pram_t *p_af_pram;
  759. /* Allocate global Rx parameter RAM page */
  760. uec->rx_glbl_pram_offset = qe_muram_alloc(
  761. sizeof(uec_rx_global_pram_t), UEC_RX_GLOBAL_PRAM_ALIGNMENT);
  762. uec->p_rx_glbl_pram = (uec_rx_global_pram_t *)
  763. qe_muram_addr(uec->rx_glbl_pram_offset);
  764. /* Zero Global Rx parameter RAM */
  765. memset(uec->p_rx_glbl_pram, 0, sizeof(uec_rx_global_pram_t));
  766. /* Init global Rx parameter RAM */
  767. /* REMODER, Extended feature mode disable, VLAN disable,
  768. LossLess flow control disable, Receive firmware statisic disable,
  769. Extended address parsing mode disable, One Rx queues,
  770. Dynamic maximum/minimum frame length disable, IP checksum check
  771. disable, IP address alignment disable
  772. */
  773. out_be32(&uec->p_rx_glbl_pram->remoder, REMODER_INIT_VALUE);
  774. /* RQPTR */
  775. uec->thread_dat_rx_offset = qe_muram_alloc(
  776. num_threads_rx * sizeof(uec_thread_data_rx_t),
  777. UEC_THREAD_DATA_ALIGNMENT);
  778. uec->p_thread_data_rx = (uec_thread_data_rx_t *)
  779. qe_muram_addr(uec->thread_dat_rx_offset);
  780. out_be32(&uec->p_rx_glbl_pram->rqptr, uec->thread_dat_rx_offset);
  781. /* Type_or_Len */
  782. out_be16(&uec->p_rx_glbl_pram->typeorlen, 3072);
  783. /* RxRMON base pointer, we don't need it */
  784. out_be32(&uec->p_rx_glbl_pram->rxrmonbaseptr, 0);
  785. /* IntCoalescingPTR, we don't need it, no interrupt */
  786. out_be32(&uec->p_rx_glbl_pram->intcoalescingptr, 0);
  787. /* RSTATE, global snooping, big endian, the CSB bus selected */
  788. bmrx = BMR_INIT_VALUE;
  789. out_8(&uec->p_rx_glbl_pram->rstate, bmrx);
  790. /* MRBLR */
  791. out_be16(&uec->p_rx_glbl_pram->mrblr, MAX_RXBUF_LEN);
  792. /* RBDQPTR */
  793. uec->rx_bd_qs_tbl_offset = qe_muram_alloc(
  794. sizeof(uec_rx_bd_queues_entry_t) + \
  795. sizeof(uec_rx_prefetched_bds_t),
  796. UEC_RX_BD_QUEUES_ALIGNMENT);
  797. uec->p_rx_bd_qs_tbl = (uec_rx_bd_queues_entry_t *)
  798. qe_muram_addr(uec->rx_bd_qs_tbl_offset);
  799. /* Zero it */
  800. memset(uec->p_rx_bd_qs_tbl, 0, sizeof(uec_rx_bd_queues_entry_t) + \
  801. sizeof(uec_rx_prefetched_bds_t));
  802. out_be32(&uec->p_rx_glbl_pram->rbdqptr, uec->rx_bd_qs_tbl_offset);
  803. out_be32(&uec->p_rx_bd_qs_tbl->externalbdbaseptr,
  804. (u32)uec->p_rx_bd_ring);
  805. /* MFLR */
  806. out_be16(&uec->p_rx_glbl_pram->mflr, MAX_FRAME_LEN);
  807. /* MINFLR */
  808. out_be16(&uec->p_rx_glbl_pram->minflr, MIN_FRAME_LEN);
  809. /* MAXD1 */
  810. out_be16(&uec->p_rx_glbl_pram->maxd1, MAX_DMA1_LEN);
  811. /* MAXD2 */
  812. out_be16(&uec->p_rx_glbl_pram->maxd2, MAX_DMA2_LEN);
  813. /* ECAM_PTR */
  814. out_be32(&uec->p_rx_glbl_pram->ecamptr, 0);
  815. /* L2QT */
  816. out_be32(&uec->p_rx_glbl_pram->l2qt, 0);
  817. /* L3QT */
  818. for (i = 0; i < 8; i++) {
  819. out_be32(&uec->p_rx_glbl_pram->l3qt[i], 0);
  820. }
  821. /* VLAN_TYPE */
  822. out_be16(&uec->p_rx_glbl_pram->vlantype, 0x8100);
  823. /* TCI */
  824. out_be16(&uec->p_rx_glbl_pram->vlantci, 0);
  825. /* Clear PQ2 style address filtering hash table */
  826. p_af_pram = (uec_82xx_address_filtering_pram_t *) \
  827. uec->p_rx_glbl_pram->addressfiltering;
  828. p_af_pram->iaddr_h = 0;
  829. p_af_pram->iaddr_l = 0;
  830. p_af_pram->gaddr_h = 0;
  831. p_af_pram->gaddr_l = 0;
  832. }
  833. static int uec_issue_init_enet_rxtx_cmd(uec_private_t *uec,
  834. int thread_tx, int thread_rx)
  835. {
  836. uec_init_cmd_pram_t *p_init_enet_param;
  837. u32 init_enet_param_offset;
  838. uec_info_t *uec_info;
  839. int i;
  840. int snum;
  841. u32 init_enet_offset;
  842. u32 entry_val;
  843. u32 command;
  844. u32 cecr_subblock;
  845. uec_info = uec->uec_info;
  846. /* Allocate init enet command parameter */
  847. uec->init_enet_param_offset = qe_muram_alloc(
  848. sizeof(uec_init_cmd_pram_t), 4);
  849. init_enet_param_offset = uec->init_enet_param_offset;
  850. uec->p_init_enet_param = (uec_init_cmd_pram_t *)
  851. qe_muram_addr(uec->init_enet_param_offset);
  852. /* Zero init enet command struct */
  853. memset((void *)uec->p_init_enet_param, 0, sizeof(uec_init_cmd_pram_t));
  854. /* Init the command struct */
  855. p_init_enet_param = uec->p_init_enet_param;
  856. p_init_enet_param->resinit0 = ENET_INIT_PARAM_MAGIC_RES_INIT0;
  857. p_init_enet_param->resinit1 = ENET_INIT_PARAM_MAGIC_RES_INIT1;
  858. p_init_enet_param->resinit2 = ENET_INIT_PARAM_MAGIC_RES_INIT2;
  859. p_init_enet_param->resinit3 = ENET_INIT_PARAM_MAGIC_RES_INIT3;
  860. p_init_enet_param->resinit4 = ENET_INIT_PARAM_MAGIC_RES_INIT4;
  861. p_init_enet_param->largestexternallookupkeysize = 0;
  862. p_init_enet_param->rgftgfrxglobal |= ((u32)uec_info->num_threads_rx)
  863. << ENET_INIT_PARAM_RGF_SHIFT;
  864. p_init_enet_param->rgftgfrxglobal |= ((u32)uec_info->num_threads_tx)
  865. << ENET_INIT_PARAM_TGF_SHIFT;
  866. /* Init Rx global parameter pointer */
  867. p_init_enet_param->rgftgfrxglobal |= uec->rx_glbl_pram_offset |
  868. (u32)uec_info->risc_rx;
  869. /* Init Rx threads */
  870. for (i = 0; i < (thread_rx + 1); i++) {
  871. if ((snum = qe_get_snum()) < 0) {
  872. printf("%s can not get snum\n", __FUNCTION__);
  873. return -ENOMEM;
  874. }
  875. if (i==0) {
  876. init_enet_offset = 0;
  877. } else {
  878. init_enet_offset = qe_muram_alloc(
  879. sizeof(uec_thread_rx_pram_t),
  880. UEC_THREAD_RX_PRAM_ALIGNMENT);
  881. }
  882. entry_val = ((u32)snum << ENET_INIT_PARAM_SNUM_SHIFT) |
  883. init_enet_offset | (u32)uec_info->risc_rx;
  884. p_init_enet_param->rxthread[i] = entry_val;
  885. }
  886. /* Init Tx global parameter pointer */
  887. p_init_enet_param->txglobal = uec->tx_glbl_pram_offset |
  888. (u32)uec_info->risc_tx;
  889. /* Init Tx threads */
  890. for (i = 0; i < thread_tx; i++) {
  891. if ((snum = qe_get_snum()) < 0) {
  892. printf("%s can not get snum\n", __FUNCTION__);
  893. return -ENOMEM;
  894. }
  895. init_enet_offset = qe_muram_alloc(sizeof(uec_thread_tx_pram_t),
  896. UEC_THREAD_TX_PRAM_ALIGNMENT);
  897. entry_val = ((u32)snum << ENET_INIT_PARAM_SNUM_SHIFT) |
  898. init_enet_offset | (u32)uec_info->risc_tx;
  899. p_init_enet_param->txthread[i] = entry_val;
  900. }
  901. __asm__ __volatile__("sync");
  902. /* Issue QE command */
  903. command = QE_INIT_TX_RX;
  904. cecr_subblock = ucc_fast_get_qe_cr_subblock(
  905. uec->uec_info->uf_info.ucc_num);
  906. qe_issue_cmd(command, cecr_subblock, (u8) QE_CR_PROTOCOL_ETHERNET,
  907. init_enet_param_offset);
  908. return 0;
  909. }
  910. static int uec_startup(uec_private_t *uec)
  911. {
  912. uec_info_t *uec_info;
  913. ucc_fast_info_t *uf_info;
  914. ucc_fast_private_t *uccf;
  915. ucc_fast_t *uf_regs;
  916. uec_t *uec_regs;
  917. int num_threads_tx;
  918. int num_threads_rx;
  919. u32 utbipar;
  920. enet_interface_e enet_interface;
  921. u32 length;
  922. u32 align;
  923. qe_bd_t *bd;
  924. u8 *buf;
  925. int i;
  926. if (!uec || !uec->uec_info) {
  927. printf("%s: uec or uec_info not initial\n", __FUNCTION__);
  928. return -EINVAL;
  929. }
  930. uec_info = uec->uec_info;
  931. uf_info = &(uec_info->uf_info);
  932. /* Check if Rx BD ring len is illegal */
  933. if ((uec_info->rx_bd_ring_len < UEC_RX_BD_RING_SIZE_MIN) || \
  934. (uec_info->rx_bd_ring_len % UEC_RX_BD_RING_SIZE_ALIGNMENT)) {
  935. printf("%s: Rx BD ring len must be multiple of 4, and > 8.\n",
  936. __FUNCTION__);
  937. return -EINVAL;
  938. }
  939. /* Check if Tx BD ring len is illegal */
  940. if (uec_info->tx_bd_ring_len < UEC_TX_BD_RING_SIZE_MIN) {
  941. printf("%s: Tx BD ring length must not be smaller than 2.\n",
  942. __FUNCTION__);
  943. return -EINVAL;
  944. }
  945. /* Check if MRBLR is illegal */
  946. if ((MAX_RXBUF_LEN == 0) || (MAX_RXBUF_LEN % UEC_MRBLR_ALIGNMENT)) {
  947. printf("%s: max rx buffer length must be mutliple of 128.\n",
  948. __FUNCTION__);
  949. return -EINVAL;
  950. }
  951. /* Both Rx and Tx are stopped */
  952. uec->grace_stopped_rx = 1;
  953. uec->grace_stopped_tx = 1;
  954. /* Init UCC fast */
  955. if (ucc_fast_init(uf_info, &uccf)) {
  956. printf("%s: failed to init ucc fast\n", __FUNCTION__);
  957. return -ENOMEM;
  958. }
  959. /* Save uccf */
  960. uec->uccf = uccf;
  961. /* Convert the Tx threads number */
  962. if (uec_convert_threads_num(uec_info->num_threads_tx,
  963. &num_threads_tx)) {
  964. return -EINVAL;
  965. }
  966. /* Convert the Rx threads number */
  967. if (uec_convert_threads_num(uec_info->num_threads_rx,
  968. &num_threads_rx)) {
  969. return -EINVAL;
  970. }
  971. uf_regs = uccf->uf_regs;
  972. /* UEC register is following UCC fast registers */
  973. uec_regs = (uec_t *)(&uf_regs->ucc_eth);
  974. /* Save the UEC register pointer to UEC private struct */
  975. uec->uec_regs = uec_regs;
  976. /* Init UPSMR, enable hardware statistics (UCC) */
  977. out_be32(&uec->uccf->uf_regs->upsmr, UPSMR_INIT_VALUE);
  978. /* Init MACCFG1, flow control disable, disable Tx and Rx */
  979. out_be32(&uec_regs->maccfg1, MACCFG1_INIT_VALUE);
  980. /* Init MACCFG2, length check, MAC PAD and CRC enable */
  981. out_be32(&uec_regs->maccfg2, MACCFG2_INIT_VALUE);
  982. /* Setup MAC interface mode */
  983. uec_set_mac_if_mode(uec, uec_info->enet_interface);
  984. /* Setup MII management base */
  985. #ifndef CONFIG_eTSEC_MDIO_BUS
  986. uec->uec_mii_regs = (uec_mii_t *)(&uec_regs->miimcfg);
  987. #else
  988. uec->uec_mii_regs = (uec_mii_t *) CONFIG_MIIM_ADDRESS;
  989. #endif
  990. /* Setup MII master clock source */
  991. qe_set_mii_clk_src(uec_info->uf_info.ucc_num);
  992. /* Setup UTBIPAR */
  993. utbipar = in_be32(&uec_regs->utbipar);
  994. utbipar &= ~UTBIPAR_PHY_ADDRESS_MASK;
  995. enet_interface = uec->uec_info->enet_interface;
  996. if (enet_interface == ENET_1000_TBI ||
  997. enet_interface == ENET_1000_RTBI) {
  998. utbipar |= (uec_info->phy_address + uec_info->uf_info.ucc_num)
  999. << UTBIPAR_PHY_ADDRESS_SHIFT;
  1000. } else {
  1001. utbipar |= (0x10 + uec_info->uf_info.ucc_num)
  1002. << UTBIPAR_PHY_ADDRESS_SHIFT;
  1003. }
  1004. out_be32(&uec_regs->utbipar, utbipar);
  1005. /* Allocate Tx BDs */
  1006. length = ((uec_info->tx_bd_ring_len * SIZEOFBD) /
  1007. UEC_TX_BD_RING_SIZE_MEMORY_ALIGNMENT) *
  1008. UEC_TX_BD_RING_SIZE_MEMORY_ALIGNMENT;
  1009. if ((uec_info->tx_bd_ring_len * SIZEOFBD) %
  1010. UEC_TX_BD_RING_SIZE_MEMORY_ALIGNMENT) {
  1011. length += UEC_TX_BD_RING_SIZE_MEMORY_ALIGNMENT;
  1012. }
  1013. align = UEC_TX_BD_RING_ALIGNMENT;
  1014. uec->tx_bd_ring_offset = (u32)malloc((u32)(length + align));
  1015. if (uec->tx_bd_ring_offset != 0) {
  1016. uec->p_tx_bd_ring = (u8 *)((uec->tx_bd_ring_offset + align)
  1017. & ~(align - 1));
  1018. }
  1019. /* Zero all of Tx BDs */
  1020. memset((void *)(uec->tx_bd_ring_offset), 0, length + align);
  1021. /* Allocate Rx BDs */
  1022. length = uec_info->rx_bd_ring_len * SIZEOFBD;
  1023. align = UEC_RX_BD_RING_ALIGNMENT;
  1024. uec->rx_bd_ring_offset = (u32)(malloc((u32)(length + align)));
  1025. if (uec->rx_bd_ring_offset != 0) {
  1026. uec->p_rx_bd_ring = (u8 *)((uec->rx_bd_ring_offset + align)
  1027. & ~(align - 1));
  1028. }
  1029. /* Zero all of Rx BDs */
  1030. memset((void *)(uec->rx_bd_ring_offset), 0, length + align);
  1031. /* Allocate Rx buffer */
  1032. length = uec_info->rx_bd_ring_len * MAX_RXBUF_LEN;
  1033. align = UEC_RX_DATA_BUF_ALIGNMENT;
  1034. uec->rx_buf_offset = (u32)malloc(length + align);
  1035. if (uec->rx_buf_offset != 0) {
  1036. uec->p_rx_buf = (u8 *)((uec->rx_buf_offset + align)
  1037. & ~(align - 1));
  1038. }
  1039. /* Zero all of the Rx buffer */
  1040. memset((void *)(uec->rx_buf_offset), 0, length + align);
  1041. /* Init TxBD ring */
  1042. bd = (qe_bd_t *)uec->p_tx_bd_ring;
  1043. uec->txBd = bd;
  1044. for (i = 0; i < uec_info->tx_bd_ring_len; i++) {
  1045. BD_DATA_CLEAR(bd);
  1046. BD_STATUS_SET(bd, 0);
  1047. BD_LENGTH_SET(bd, 0);
  1048. bd ++;
  1049. }
  1050. BD_STATUS_SET((--bd), TxBD_WRAP);
  1051. /* Init RxBD ring */
  1052. bd = (qe_bd_t *)uec->p_rx_bd_ring;
  1053. uec->rxBd = bd;
  1054. buf = uec->p_rx_buf;
  1055. for (i = 0; i < uec_info->rx_bd_ring_len; i++) {
  1056. BD_DATA_SET(bd, buf);
  1057. BD_LENGTH_SET(bd, 0);
  1058. BD_STATUS_SET(bd, RxBD_EMPTY);
  1059. buf += MAX_RXBUF_LEN;
  1060. bd ++;
  1061. }
  1062. BD_STATUS_SET((--bd), RxBD_WRAP | RxBD_EMPTY);
  1063. /* Init global Tx parameter RAM */
  1064. uec_init_tx_parameter(uec, num_threads_tx);
  1065. /* Init global Rx parameter RAM */
  1066. uec_init_rx_parameter(uec, num_threads_rx);
  1067. /* Init ethernet Tx and Rx parameter command */
  1068. if (uec_issue_init_enet_rxtx_cmd(uec, num_threads_tx,
  1069. num_threads_rx)) {
  1070. printf("%s issue init enet cmd failed\n", __FUNCTION__);
  1071. return -ENOMEM;
  1072. }
  1073. return 0;
  1074. }
  1075. static int uec_init(struct eth_device* dev, bd_t *bd)
  1076. {
  1077. uec_private_t *uec;
  1078. int err, i;
  1079. struct phy_info *curphy;
  1080. uec = (uec_private_t *)dev->priv;
  1081. if (uec->the_first_run == 0) {
  1082. err = init_phy(dev);
  1083. if (err) {
  1084. printf("%s: Cannot initialize PHY, aborting.\n",
  1085. dev->name);
  1086. return err;
  1087. }
  1088. curphy = uec->mii_info->phyinfo;
  1089. if (curphy->config_aneg) {
  1090. err = curphy->config_aneg(uec->mii_info);
  1091. if (err) {
  1092. printf("%s: Can't negotiate PHY\n", dev->name);
  1093. return err;
  1094. }
  1095. }
  1096. /* Give PHYs up to 5 sec to report a link */
  1097. i = 50;
  1098. do {
  1099. err = curphy->read_status(uec->mii_info);
  1100. udelay(100000);
  1101. } while (((i-- > 0) && !uec->mii_info->link) || err);
  1102. if (err || i <= 0)
  1103. printf("warning: %s: timeout on PHY link\n", dev->name);
  1104. uec->the_first_run = 1;
  1105. }
  1106. /* Set up the MAC address */
  1107. if (dev->enetaddr[0] & 0x01) {
  1108. printf("%s: MacAddress is multcast address\n",
  1109. __FUNCTION__);
  1110. return -1;
  1111. }
  1112. uec_set_mac_address(uec, dev->enetaddr);
  1113. err = uec_open(uec, COMM_DIR_RX_AND_TX);
  1114. if (err) {
  1115. printf("%s: cannot enable UEC device\n", dev->name);
  1116. return -1;
  1117. }
  1118. phy_change(dev);
  1119. return (uec->mii_info->link ? 0 : -1);
  1120. }
  1121. static void uec_halt(struct eth_device* dev)
  1122. {
  1123. uec_private_t *uec = (uec_private_t *)dev->priv;
  1124. uec_stop(uec, COMM_DIR_RX_AND_TX);
  1125. }
  1126. static int uec_send(struct eth_device* dev, volatile void *buf, int len)
  1127. {
  1128. uec_private_t *uec;
  1129. ucc_fast_private_t *uccf;
  1130. volatile qe_bd_t *bd;
  1131. u16 status;
  1132. int i;
  1133. int result = 0;
  1134. uec = (uec_private_t *)dev->priv;
  1135. uccf = uec->uccf;
  1136. bd = uec->txBd;
  1137. /* Find an empty TxBD */
  1138. for (i = 0; bd->status & TxBD_READY; i++) {
  1139. if (i > 0x100000) {
  1140. printf("%s: tx buffer not ready\n", dev->name);
  1141. return result;
  1142. }
  1143. }
  1144. /* Init TxBD */
  1145. BD_DATA_SET(bd, buf);
  1146. BD_LENGTH_SET(bd, len);
  1147. status = bd->status;
  1148. status &= BD_WRAP;
  1149. status |= (TxBD_READY | TxBD_LAST);
  1150. BD_STATUS_SET(bd, status);
  1151. /* Tell UCC to transmit the buffer */
  1152. ucc_fast_transmit_on_demand(uccf);
  1153. /* Wait for buffer to be transmitted */
  1154. for (i = 0; bd->status & TxBD_READY; i++) {
  1155. if (i > 0x100000) {
  1156. printf("%s: tx error\n", dev->name);
  1157. return result;
  1158. }
  1159. }
  1160. /* Ok, the buffer be transimitted */
  1161. BD_ADVANCE(bd, status, uec->p_tx_bd_ring);
  1162. uec->txBd = bd;
  1163. result = 1;
  1164. return result;
  1165. }
  1166. static int uec_recv(struct eth_device* dev)
  1167. {
  1168. uec_private_t *uec = dev->priv;
  1169. volatile qe_bd_t *bd;
  1170. u16 status;
  1171. u16 len;
  1172. u8 *data;
  1173. bd = uec->rxBd;
  1174. status = bd->status;
  1175. while (!(status & RxBD_EMPTY)) {
  1176. if (!(status & RxBD_ERROR)) {
  1177. data = BD_DATA(bd);
  1178. len = BD_LENGTH(bd);
  1179. NetReceive(data, len);
  1180. } else {
  1181. printf("%s: Rx error\n", dev->name);
  1182. }
  1183. status &= BD_CLEAN;
  1184. BD_LENGTH_SET(bd, 0);
  1185. BD_STATUS_SET(bd, status | RxBD_EMPTY);
  1186. BD_ADVANCE(bd, status, uec->p_rx_bd_ring);
  1187. status = bd->status;
  1188. }
  1189. uec->rxBd = bd;
  1190. return 1;
  1191. }
  1192. int uec_initialize(int index)
  1193. {
  1194. struct eth_device *dev;
  1195. int i;
  1196. uec_private_t *uec;
  1197. uec_info_t *uec_info;
  1198. int err;
  1199. dev = (struct eth_device *)malloc(sizeof(struct eth_device));
  1200. if (!dev)
  1201. return 0;
  1202. memset(dev, 0, sizeof(struct eth_device));
  1203. /* Allocate the UEC private struct */
  1204. uec = (uec_private_t *)malloc(sizeof(uec_private_t));
  1205. if (!uec) {
  1206. return -ENOMEM;
  1207. }
  1208. memset(uec, 0, sizeof(uec_private_t));
  1209. /* Init UEC private struct, they come from board.h */
  1210. uec_info = NULL;
  1211. if (index == 0) {
  1212. #ifdef CONFIG_UEC_ETH1
  1213. uec_info = &eth1_uec_info;
  1214. #endif
  1215. } else if (index == 1) {
  1216. #ifdef CONFIG_UEC_ETH2
  1217. uec_info = &eth2_uec_info;
  1218. #endif
  1219. } else if (index == 2) {
  1220. #ifdef CONFIG_UEC_ETH3
  1221. uec_info = &eth3_uec_info;
  1222. #endif
  1223. } else if (index == 3) {
  1224. #ifdef CONFIG_UEC_ETH4
  1225. uec_info = &eth4_uec_info;
  1226. #endif
  1227. } else if (index == 4) {
  1228. #ifdef CONFIG_UEC_ETH5
  1229. uec_info = &eth5_uec_info;
  1230. #endif
  1231. } else if (index == 5) {
  1232. #ifdef CONFIG_UEC_ETH6
  1233. uec_info = &eth6_uec_info;
  1234. #endif
  1235. } else {
  1236. printf("%s: index is illegal.\n", __FUNCTION__);
  1237. return -EINVAL;
  1238. }
  1239. devlist[index] = dev;
  1240. uec->uec_info = uec_info;
  1241. sprintf(dev->name, "FSL UEC%d", index);
  1242. dev->iobase = 0;
  1243. dev->priv = (void *)uec;
  1244. dev->init = uec_init;
  1245. dev->halt = uec_halt;
  1246. dev->send = uec_send;
  1247. dev->recv = uec_recv;
  1248. /* Clear the ethnet address */
  1249. for (i = 0; i < 6; i++)
  1250. dev->enetaddr[i] = 0;
  1251. eth_register(dev);
  1252. err = uec_startup(uec);
  1253. if (err) {
  1254. printf("%s: Cannot configure net device, aborting.",dev->name);
  1255. return err;
  1256. }
  1257. #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII) \
  1258. && !defined(BITBANGMII)
  1259. miiphy_register(dev->name, uec_miiphy_read, uec_miiphy_write);
  1260. #endif
  1261. return 1;
  1262. }